

# Integrated 10/100BASE-T/TX 9-Port Switch

#### **GENERAL DESCRIPTION**

The BCM5338M is a sixth-generation switch design based on the field proven industry leaders BCM5328 and BCM5328M. This device combines all the functions of a high-speed switch system, including packet buffers, PHY transceivers, media access controllers (MACs), address management, and a non-blocking switch fabric into a single 0.18 $\mu$  CMOS device. It complies with the IEEE 802.3, 802.3u, and 802.3x specifications, including the MAC control PAUSE frame and auto-negotiation subsections, providing compatibility with all industry-standard Ethernet and Fast Ethernet devices.

The BCM5338M contains eight full-duplex 10BASE-T/ 100BASE-TX Fast Ethernet transceivers, each of which performs all of the physical layer interface functions for 10BASE-T Ethernet on Category 3, 4, or 5 Unshielded Twisted Pair (UTP) cable and 100BASE-TX Fast Ethernet on Category 5 UTP cable. In addition to the robust 10/100 Ethernet Digi-PHY™, MIB Autocast®, and management functions, the BCM5338M's nine-port switch has a rich feature set suitable for Voice Over IP, video, and data traffic for multimedia applications. The four-level priority queues map to 802.1p, DiffServ, TOS and COS ((4K<sub>2</sub>) entries 802.1Q VLAN, 802.1x EAPOL protocol filtering, and MAC based trunking with link fail wer. Per port bandwidth/rate control, MACaddress locking, and IGMP snooping at Layer 3 allow system vendors to build advanced L2+ switch systems for the multitenant/multidweller unit (MDUMTU) markets.

The proprietary MIB Autocast function encapsulates the on-chip MIB statistics and sends them out automatically on a predefined port (or ports) at programmed intervals. The BCM5338M periodically transmits a legal Ethernet frame on a designated port. The frames can be intercepted by an external management probe or a dedicated network management application, resident on any node within the network. This function requires only a small, low-cost microcontroller to initialize and configure the device. The BCM5338M provides an on-chip MIB statistics register to collect, receive, and transmit statistics for each port.

#### **FEATURES**

- Sixth-generation L2+ Fast Ethernet switch on a chip
- The BCM5338M integrates:
  - Eight transceivers (802.3u compliant)
  - Nine MACs (802.3x compliant)
  - 256 KB memory for packet buffer and control
  - Non-blocking switch about supports up to 24 ports
- Cascades to 36 ports through 3.2 Gbps expansion port
- Stack to 48 ports with 200 Mbps turbo MII port
- 802.1p QoS packet classification with four priority queues
- Port-based VLAN
- 802.10 based VLAN with up to 4K entries
- Supports 802.1x EAPOL higher layer protocol
- MAC based trunking with automatic link fail-over
- Rrogrammable per port storm control
- Per port ingress/egress rate control with 64K/ 128K/256K (up to 100 Mbps) resolution
- 4K MAC addresses with automatic learning and aging
- · Per port programmable MAC address locking
- Programmable per port flow control and backpressure
- Buffer repeater mode
- MII or reversed MII
- MDC/MDIO and SPI interfaces
- Port mirroring and IGMP Layer 3 snooping
- MIB Autocast function
- Hardware support SNMP and RMON, and STP
- Internal oscillator simplifies design and reduces cost
- JTAG
- 3.3V and 1.8V, typical power consumption: <2W
- 208-pin MQFP package

5338M-DS202-R

BCM5338M Data Sheet Revision History



Figure 1: Functional Block Diagram



**BROADCOM**®

### **Revision History**

| Revision      | Date     | Change Description                                                                                                 |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------|
| 5338M-DS202-R | 07/20/10 | Updated:                                                                                                           |
|               |          | <ul> <li>Figure 11: "MAC-to-MAC MII Connection," on page 60.</li> </ul>                                            |
|               |          | <ul> <li>Table 20: "Global Page Register Map," on page 105.</li> </ul>                                             |
|               |          | • Table 141: "Page 32h MAC-Based Trunking Registers," on page 181.                                                 |
|               |          | <ul> <li>Table 158: "Suppression Control Register (Page 35h, Address 00–08d,<br/>00–08h)," on page 191.</li> </ul> |
|               |          | Added:                                                                                                             |
|               |          | "Page Register" on page 210.                                                                                       |
| 5338M-DS201-R | 10/03/05 | Updated:                                                                                                           |
|               |          | Table 9: "Indirectly Supported MIB Counters," on page 32.                                                          |
|               |          | Table 204: "Electrical Characteristics," on page 201.                                                              |
|               |          | Added:                                                                                                             |
|               |          | <ul> <li>Lead-free part number information to Section 9: "Ordering Information"<br/>on page 204.</li> </ul>        |
| 5338M-DS200-R | 04/14/05 | Initial release.                                                                                                   |

Broadcom Corporation 5300 California Avenue Irvine, CA 92617

© 2010 by Broadcom Corporation All rights reserved Printed in the U.S.A.

Broadcom®, the pulse logo, Connecting everything®, and the Connecting everything logo are among the trademarks of Broadcom Corporation and/or its affiliates in the United States, certain other countries and/or the FU. Any other trademarks or trade names mentioned are the property of their respective owners.

This data sheet (including, without limitation, the Broadcom component(s) identified herein) is not designed, intended, or certified for use in any military, nuclear, medical, mass transportation, aviation, navigations, pollution control, hazardous substances management, or other high risk application. BROADCOM PROVIDES THIS DATA SHEET "AS-IS", WITHOUT WARRANTY OF ANY KIND. BROADCOM DISCLAIMS ALL WARRANTIES, EXPRESSED AND IMPLIED, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT.

# **Table of Contents**

| Overview                                                                                                      |                                              | 24 |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------|----|
| Global Functions                                                                                              |                                              |    |
| Clocks                                                                                                        |                                              | 25 |
| Reset                                                                                                         |                                              | 25 |
| Physical Layer Transceivers                                                                                   |                                              | 26 |
| Encoder/Decoder                                                                                               |                                              |    |
| Link Monitor                                                                                                  |                                              | 26 |
| Collision Detection                                                                                           |                                              | 26 |
| Auto-Negotiation                                                                                              |                                              | 27 |
| Auto-Negotiation  Digital Adaptive Equalizer                                                                  |                                              |    |
| Analog-to-Digital Converter                                                                                   |                                              | 27 |
| Digital Clock Recovery/Generator                                                                              | <u>~</u>                                     | 27 |
| Digital Clock Recovery/Generator  Baseline Wander Correction                                                  |                                              | 28 |
| Digital-to-Analog Converter                                                                                   |                                              | 28 |
| Stream Cipher                                                                                                 | <u>,                                    </u> | 28 |
| Baseline Wander Correction  Digital-to-Analog Converter  Stream Cipher  MII Management  100BASE-FX Fiber Mode |                                              | 28 |
| 100BASE-FX Fiber Mode                                                                                         |                                              | 29 |
| //                                                                                                            |                                              |    |
| Receive Function  Transmit Function  Ingress/Egress Rate Control                                              |                                              | 29 |
| Transmit Function                                                                                             |                                              | 29 |
| Ingress/Egress Rate Control                                                                                   |                                              | 30 |
| Ingress/Egress Rate Control                                                                                   |                                              | 30 |
| Serial Management Port                                                                                        |                                              | 32 |
| SPI Mode                                                                                                      |                                              | 32 |
| Normal SPI Mode                                                                                               |                                              | 34 |
| Fast SPI Mode                                                                                                 |                                              | 38 |
| EEPROM Port                                                                                                   |                                              | 38 |
| Address Management                                                                                            |                                              |    |
| Address Table Organization                                                                                    |                                              | 39 |
| Address Table Entry                                                                                           |                                              |    |
| Reserved Addresses                                                                                            |                                              |    |
| Learning                                                                                                      |                                              | 44 |
| Static Address                                                                                                |                                              | 45 |

| Resolution                                                     | ······································ | 45 |
|----------------------------------------------------------------|----------------------------------------|----|
| Aging                                                          |                                        | 46 |
| Hash Function                                                  |                                        | 46 |
| ARL Miss Options                                               |                                        | 46 |
| Bridge Management                                              |                                        | 47 |
| Spanning Tree Port State                                       |                                        | 47 |
| Disable                                                        |                                        | 47 |
| Blocking                                                       |                                        | 47 |
| Listening                                                      |                                        | 48 |
| Learning                                                       |                                        | 48 |
| Forwarding                                                     |                                        | 48 |
| Management Frames                                              | · · · · · · · · · · · · · · · · · · ·  |    |
|                                                                |                                        | 50 |
| Switch Controller  Buffer Management  Memory Arbitration       |                                        | 50 |
| Memory Arbitration                                             |                                        | 50 |
| Transmit Output Port Queues                                    |                                        | 51 |
| Transmit Output Port Queues Integrated High-Performance Memory |                                        | 51 |
| Clocking                                                       |                                        | 52 |
| MIB Engine                                                     |                                        | 52 |
| Clocking                                                       |                                        | 52 |
| MIB Autocast                                                   | 4                                      | 58 |
| MII Port                                                       |                                        | 59 |
| MII MAC Port                                                   | ´                                      | 59 |
| Reverse MII Port                                               |                                        | 60 |
| Turbo MII                                                      |                                        |    |
|                                                                |                                        |    |
| Expansion Interface                                            |                                        | 65 |
| Port Mirroring                                                 |                                        | 68 |
| Configuring Port Mirrornsg                                     |                                        | 68 |
| Ingress Mirror Rules                                           |                                        | 69 |
| Egress Mirror Rules                                            |                                        | 70 |
| IGMP Snooping                                                  |                                        | 72 |
| Protected Ports                                                |                                        | 72 |
| WAN Port                                                       |                                        | 72 |
| 802.1x Port-Based Security                                     |                                        | 73 |
| MAC Based Trunking                                             |                                        | 76 |
|                                                                |                                        |    |
|                                                                |                                        |    |

9/1/2010 EBX3W

| Port-Based VLAN                                                                             | 77  |
|---------------------------------------------------------------------------------------------|-----|
| 802.1Q VLAN                                                                                 | 77  |
| Untag Map and Fwd Map                                                                       | 77  |
| Quality of Service                                                                          | 77  |
| Port-Based Priority                                                                         | 78  |
| MAC-Based Priority                                                                          | 78  |
| 802.1p Priority                                                                             | 78  |
| IP TOS Priority                                                                             | 78  |
| DiffServ DSCP Priority                                                                      |     |
| LED Interfaces                                                                              | 79  |
| Parallel LED Interface                                                                      | 79  |
| Serial LED Interface                                                                        | 80  |
| Parallel LED Interface  Serial LED Interface  Load Meter LED  Configuration  MII Management | 84  |
| Configuration                                                                               | 84  |
| MII Management                                                                              | 85  |
| PHY Address                                                                                 | 85  |
| Register Programming                                                                        | 85  |
| PHY Address  Register Programming  Preamble (PRE)  Start of Frame (ST)  Operation Code (OP) | 86  |
| Start of Frame (ST)                                                                         | 86  |
| Operation Code (OP)                                                                         | 86  |
| · · · · · · · · · · · · · · · · · · ·                                                       |     |
| Register Address (REGAD)                                                                    | 86  |
| PHY Address (PHYAD)  Register Address (REGAD)  Turnaround (TA)                              | 86  |
| Data                                                                                        | 87  |
| Idle                                                                                        | 87  |
| Accessing All Registers Using the MDC/MDIO Pins                                             | 87  |
| ection 2: Hardware Signal Definitions                                                       | 93  |
| ection 3: Pin Assignments                                                                   | 101 |
| ection 4: Register Definitions                                                              | 105 |
| Register Definitions                                                                        | 105 |
| Control Registers                                                                           | 107 |
| 10/100 Port Control Register [0:7]                                                          | 108 |
| MIL/IMP Port Control Register [8]                                                           | 108 |
| SMP Control Register                                                                        | 109 |
| Switch Mode Register                                                                        | 110 |
| $\ell n$                                                                                    |     |

| Mili Port State Override Register       |          | 111 |
|-----------------------------------------|----------|-----|
| Power-Down Mode Register                |          | 111 |
| New Control Register                    |          | 112 |
| WAN Port Select Register                |          | 112 |
| Protected Port Select Register          |          | 113 |
| Software Flow Control Register          |          | 113 |
| Unicast Lookup Fail Forward Map Registe | er       | 113 |
| Multicast Lookup Fail Forward Map Regis | ster     | 113 |
|                                         |          |     |
| Link Status Summary                     | , A      | 115 |
| _                                       |          | 115 |
| FULL SUFFU SUHHHIGHV                    |          | 116 |
| Duplex Status Summary                   |          | 116 |
| Pause Status Summary                    |          | 116 |
| Source Address Change                   |          | 117 |
| Last Source Address Port N              |          | 117 |
| RIST Status                             |          | 118 |
| Management Mode Registers               |          | 118 |
| Global Management Configuration Regist  | ter      | 119 |
| Management Port ID                      |          | 120 |
| RMON MIB Steering Register              |          | 120 |
| Aging Time Control                      |          | 120 |
| Mirror Capture Control                  | <u> </u> | 121 |
| ingress wirror control                  |          | 122 |
| Ingress Mirror Divider                  |          | 122 |
| Ingress Mirror MAC Address              |          | 123 |
| Egress Mirror Control                   |          | 123 |
| Egress Mirror Divider                   |          |     |
| Egress Mirror MAC Address               |          | 124 |
| Chip Revision ID Register               |          | 125 |
| MIB Autocast Registers                  |          | 125 |
| MIB Autocast Port                       |          | 125 |
| MIB Autocast Header Pointer             |          | 126 |
| MIB Autocast Header Length Register     |          | 126 |
| MIB Autocast DA                         |          | 126 |
| MUB Autocast SA                         |          | 127 |
| MB Autocast Type                        |          | 127 |
|                                         |          |     |

| MIB Autocast Rate                                                                                                  | 127 |
|--------------------------------------------------------------------------------------------------------------------|-----|
| ARL Control Registers                                                                                              | 128 |
| Global ARL Configuration Register                                                                                  | 128 |
| BPDU Multicast Address Register                                                                                    | 129 |
| Multiport Address 1 Register                                                                                       | 129 |
| Multiport Vector 1 Register                                                                                        | 130 |
| Multiport Address 2 Register                                                                                       | 130 |
| Multiport Vector 2 Register                                                                                        | 130 |
| Secure Source Port Mask Register                                                                                   | 131 |
| Secure Destination Port Mask Register                                                                              | 132 |
| ARL Access Registers                                                                                               | 132 |
| ARL Read/Write Control Register                                                                                    | 133 |
| MAC Address Index Register                                                                                         | 133 |
| ARL Read/Write Control Register  MAC Address Index Register  VID Table Index Register                              | 134 |
| ART FILLY O REVISIES                                                                                               |     |
| ARL Entry 0 Register (if Not Multicast Address)                                                                    | 134 |
| ARL Entry 0 Register (if Multicast Address)                                                                        | 135 |
| ARL Entry 1 Register                                                                                               | 136 |
| ARL Entry 0 Register (if Multicast Address)  ARL Entry 1 Register  ARL Entry 1 Register (if Not Multicast Address) | 136 |
| ARL Entry 1 Register (if Multicast Address)                                                                        |     |
| ARL Search Control Register                                                                                        |     |
|                                                                                                                    |     |
| ARL Search Address Register                                                                                        | 139 |
| ARL Search Result VID Register                                                                                     |     |
| VID Entry 0 Register                                                                                               | 140 |
| VID Entry 1 Register                                                                                               | 140 |
| VID Entry 1 Register  Management Frame Access Registers                                                            | 141 |
| Management Frame Read Data Register                                                                                |     |
| Management Frame Write Data Register                                                                               | 141 |
| Management France Write Control Register                                                                           |     |
| Management Frame Read Status Register                                                                              |     |
| Generic Memory Access Registers                                                                                    |     |
| Memory Read/Write Control Register                                                                                 |     |
| Memory Read/Write Data Register                                                                                    |     |
| Memory Read/Write VID_Data Register                                                                                |     |
| Priority Queue Control Registers                                                                                   |     |
|                                                                                                                    |     |

| G      | lobal Flow Control Register                    | 145 |
|--------|------------------------------------------------|-----|
| В      | O Silicon New Feature Control Bits Register    | 145 |
| Q      | ueue 0 TxDsc Control 3 Register                | 146 |
| Q      | ueue 1 TxDsc Control 3 Register                | 146 |
| Q      | ueue 2 TxDsc Control 3 Register                | 147 |
| Q      | ueue 3 TxDsc Control 3 Register                | 147 |
| Port N | ЛII Registers                                  | 148 |
| M      | 1II Control Register                           | 151 |
|        | Reset                                          | 151 |
|        | Loopback                                       | 151 |
|        | '                                              | 152 |
|        | Auto-Negotiation Enable                        | 152 |
|        | Power-Down                                     | 152 |
|        | Isolate                                        | 152 |
|        | Restart Auto-Negotiation                       | 152 |
|        | Duplex Mode                                    | 152 |
|        | Duplex Mode  Reserved Bits  Ul Status Register |     |
| N      | III Status Register                            | 153 |
|        | 1II Status Register                            | 153 |
|        | 100BASE-X Full-Duplex Capability               | 153 |
|        | 100BASE-X Half-Duplex Capability               |     |
|        | 10BASE-T Full-Duplex Capability                |     |
|        | 10BASE-T Half-Duplex Capability                |     |
|        | Reserved Bit                                   |     |
|        | MF Preamble Suppression                        |     |
|        | Auto-Negotiation Complete                      |     |
|        | Remote Fault                                   |     |
|        | Auto-Negotiation Capability                    |     |
|        | Link Status                                    |     |
|        | Jabber Detect                                  |     |
|        | Extended Capability                            |     |
| P      | HY Identifier Registers                        |     |
|        | uto-Negotiation Advertisement Register         |     |
|        | Wext Page                                      | 156 |
|        | Remote Fault                                   | 156 |
|        | Reserved Bits                                  | 156 |
|        |                                                |     |

| Pause Operation for Full-Duplex Links          | 156          |
|------------------------------------------------|--------------|
| Advertisement Bits                             | 156          |
| Selector Field                                 | 156          |
| Auto-Negotiation Link Partner Ability Register | 157          |
| Next Page                                      | 157          |
| Acknowledge                                    | 157          |
| Remote Fault                                   | 157          |
| Reserved Bits                                  | 157          |
| Pause                                          | 158          |
| Pause                                          | <u>)</u> 158 |
| 3elector Field                                 |              |
| Auto-Negotiation Expansion Register            | 158          |
| Parallel Detection Fault                       | 158          |
| Link Partner Next Page Able                    | 158          |
| Page Received                                  | 159          |
| Link Partner Auto-Negotiation Able             | 159          |
| Auto-Negotiation Next Page Register            | 159          |
| Next Page                                      | 159          |
| Message Page                                   | 159          |
| Asknowledge 2                                  | 150          |
| Toggle                                         | 159          |
| Toggle                                         | 160          |
| Unformatted Code Field                         | 160          |
| Link Partner Next Page Register                | 160          |
| Next Page                                      |              |
| Message Page                                   | 160          |
| Acknowledge 2                                  | 160          |
| Toggle                                         | 160          |
| Message Code Field                             | 161          |
| Unformatted Code Field                         | 161          |
| 100BASE-X Auxiliary Control Register           | 161          |
| Transmit Disable                               | 161          |
| Bypass Scrambler/Descrambler                   | 161          |
| Bypass MLT3 Encoder/Decoder                    | 161          |
| Baseline Wander Correction Disable             |              |

| Reserved Bits                                                                        | 162 |
|--------------------------------------------------------------------------------------|-----|
| 100BASE-X Auxiliary Status Register                                                  | 162 |
| Locked                                                                               | 162 |
| Current 100BASE-X Link Status                                                        | 163 |
| Far-End Fault                                                                        | 163 |
| False Carrier Detected                                                               | 163 |
| Bad ESD Detected                                                                     | 163 |
| Receive Error Detected                                                               | 163 |
| Transmit Error Detected                                                              | 163 |
| Lock Error Detected                                                                  | 163 |
| MLT3 Code Error Detected                                                             |     |
| 100BASE-X Receive Error Counter                                                      |     |
| 100BASE-X False Carrier Sense Counter                                                |     |
|                                                                                      |     |
| Jabber Disable                                                                       | 165 |
| Link Disable                                                                         | 165 |
| Jabber Disable  Link Disable  Test Mode  HSQ and LSQ  Speed Indication               | 165 |
| HSQ and LSQ                                                                          | 165 |
| Speed Indication                                                                     | 165 |
| Full-Duplex Indication                                                               | 166 |
| Full-Duplex Indication  Auxiliary Status Summary Register  Auxiliary Mode 2 Register | 166 |
| Auxiliary Mode 2 Register                                                            | 167 |
| 10BASE-T Auxiliary Error and General Status Register                                 | 167 |
| Manchester Code Error                                                                | 167 |
| EOF Error                                                                            | 168 |
| Polarity                                                                             | 168 |
| Revision                                                                             | 168 |
| Speed Indication                                                                     | 168 |
| Full-Duplex Indication                                                               | 168 |
| Auxiliary Multiple PHY Register                                                      | 168 |
| HCD Bit's                                                                            | 169 |
| Restart Auto-Negotiation                                                             | 169 |
| Auto-Negotiation Complete                                                            | 169 |
| Acknowledge Complete                                                                 | 169 |
| Acknowledge Detected                                                                 |     |
| $\forall$                                                                            |     |

| Ability Detect                            | 170                             |
|-------------------------------------------|---------------------------------|
| Broadcom Test Register                    | 170                             |
| Port MIB Registers                        | 170                             |
| QoS Registers                             | 172                             |
| QoS Control Register                      | 172                             |
| QoS Queue Monitor Control Register        | 173                             |
| QoS 802.1P Enable Register                | 174                             |
| QoS TOS/DiffServ Enable Register          | 174                             |
| QoS Pause Enable Register                 | 174                             |
| Priority Threshold Register               | 175                             |
| TOS/DiffServ Control Register             |                                 |
| D-Type TOS Priority Register              | 175                             |
| T-Type TOS Priority Register              |                                 |
| R-Type TOS Priority Register              | 176                             |
| M-Type TOS Priority Register              | 176                             |
| DiffServ DSCP Priority Register           |                                 |
| Port-Based VLAN Registers                 | 176<br>177<br>178<br>179<br>181 |
| Chip x Port y VLAN Registers              |                                 |
| MAC-Based Trunking Registers              |                                 |
| MAC-Based Trunk Control Register          | 181                             |
| Trunk Group Register                      |                                 |
| 802.1Q VLAN Registers                     |                                 |
| 802.1Q VLAN Control 0 Register            |                                 |
| 802.1Q VLAN Control 1 Register            | 183                             |
| 802.1Q VLAN Control 2 Register            | 184                             |
| - 1111                                    | 184                             |
| 802.1Q VLAN Control 4 Register            | 185                             |
| 802.1Q VLAN Control 5 Register            | 186                             |
| 802.1Q VLAN and Secure MAC Table Access   | Register187                     |
| 802.1Q VLAN and Secure MAC Write Registe  | er187                           |
| 802.1Q VLAN and Secure MAC Read Registe   | r188                            |
| 802.1Q Default Port Tag Register          | 189                             |
| Priority Remap Register                   | 190                             |
| Broadcast Multicast Suppression Registers | 191                             |
| Suppression Control Register              | 191                             |
| 802-1x Registers                          | 192                             |

| EAP Global Configuration Register                                                                                           | 192 |
|-----------------------------------------------------------------------------------------------------------------------------|-----|
| EAP Destination IP Register 0                                                                                               | 194 |
| EAP Destination IP Register 1                                                                                               | 194 |
| Port EAP Configuration Register                                                                                             | 194 |
| MAC Address Security Registers                                                                                              | 195 |
| MAC Address Security Control Register 0                                                                                     | 196 |
| MAC Address Security Control Register 1                                                                                     | 197 |
| MAC Address Security Control Register 2                                                                                     | 198 |
| MAC Address Security Control Register 3                                                                                     |     |
| MAC Address Security Control Register 4  Port Current SA Count for Dynamic Mode                                             | 198 |
| Port Current SA Count for Dynamic Mode                                                                                      | 199 |
| Port X Dynamic Learning Threshold Register                                                                                  | 199 |
| Ingress/Egress Rate Control Registers  Common Ingress Rate Control Configuration Register                                   | 200 |
| Common Ingress Rate Control Configuration Register                                                                          | 201 |
| Port Ingress Rate Control Configuration Register                                                                            | 202 |
| Port Egress Rate Control Configuration Register                                                                             | 203 |
| 802.1s Multiple Spanning Tree Registers                                                                                     | 204 |
| Multiple Spanning Tree Control Register  Chip 0 Port-Based Aging Control Register  Chip 1 Port-Based Aging Control Register | 205 |
| Chip 0 Port-Based Aging Control Register                                                                                    | 206 |
| Chip 1 Port-Based Aging Control Register                                                                                    | 206 |
| Chip 2 Port-Based Aging Control Register                                                                                    | 207 |
| Chip 3 Port-Based Aging Control Register.                                                                                   | 207 |
| Mst Table Register                                                                                                          | 207 |
| SPI Registers                                                                                                               | 209 |
| SPI Data I/O n Registers                                                                                                    | 209 |
| SPI Status Register                                                                                                         | 209 |
| Page Register                                                                                                               | 210 |
| Section 5: Timing Characteristics                                                                                           | 211 |
| Reset and Clock Timing                                                                                                      |     |
| Serial LED Timing                                                                                                           |     |
| MII Input Timings                                                                                                           |     |
| RvMII Input Timings                                                                                                         |     |
| MII Output Timings                                                                                                          |     |
| RvMII Output Timings                                                                                                        |     |
| SPI Timings                                                                                                                 |     |
| EEPROM/Timing                                                                                                               |     |
| Management Data Interface (Slave Mode)                                                                                      |     |
| // <sub>0</sub> >> -                                                                                                        |     |

| Section 6: Electrical Characteristics | 220 |
|---------------------------------------|-----|
| Section 7: Thermal Characteristics    | 222 |
| Section 8: Mechanical Information     | 223 |
| Section 9: Ordering Information       | 224 |

BCM5338M Data Sheet List of Figures

# **List of Figures**

| Figure 1: Functional Block Diagram                                                           | 2  |
|----------------------------------------------------------------------------------------------|----|
| Figure 2: Normal SPI Command Byte                                                            | 33 |
| Figure 3: Fast SPI Command Byte                                                              | 33 |
| Figure 4: SPI Serial Management Port Interface Write Operation                               | 34 |
| Figure 5: SPI Serial Management Port Interface Read Operation                                | 34 |
| Figure 6: Normal SPI Mode Read Flow Chart                                                    | 36 |
| Figure 7: Normal SPI Mode Write Flow Chart                                                   | 37 |
| Figure 8: Mode Address Table Organization                                                    |    |
| Figure 9: Transmit Output Queues                                                             | 51 |
| Figure 10: Transmit MIB Autocast Frame Format                                                | 58 |
| Figure 10: Transmit MIB Autocast Frame Format                                                | 60 |
| Figure 12: Turbo MII Block Diagram                                                           | 61 |
| Figure 13: Turbo MII Connections Between BCM5338M                                            | 62 |
| Figure 14: Transmit/Receive Frame Format Over Management Port                                | 63 |
| Figure 15: BRCM Tag Format                                                                   | 63 |
| Figure 16: Expansion Port Interface with Two BCM5338M                                        | 66 |
| Figure 17: Expansion Port Interface with Daisy-Chained RCM\$338Ms                            | 67 |
| Figure 18: Simple Port Mirroring Example                                                     |    |
| Figure 19: Static MAC Security Table (Rev. B)                                                | 75 |
| Figure 20: Format and Addressing of the Static MAC Table                                     | 76 |
| Figure 21: Serial LED Shift Sequence                                                         | 81 |
| Figure 22: Partial Example External Circuit for Serial LED Mode                              | 83 |
| Figure 23: Serial EEPROM Connection                                                          | 85 |
| Figure 24: Pseudo-PHY MII Register Refinitions                                               | 88 |
| Figure 25: Pseudo-PHY MII Register 16: Register Set Access Control Bit Definition            | 89 |
| Figure 26: Pseudo-PHY MII Register 17: Register Set Read/Write Control Bit Definition        | 89 |
| Figure 27: Pseudo-PHY MIL Register 18: Register Access Status Bit Definition                 | 89 |
| Figure 28: Pseudo-PHY MIJ Register 24: Access Register Bit Definition                        | 90 |
| Figure 29: Pseudo-PHY MII Register 25: Access Register Bit Definition                        | 90 |
| Figure 30: Pseudo-PHY MII Register 26: Access Register Bit Definition                        | 90 |
| Figure 31: Pseudo PHY MII Register 27: Access Register Bit Definition                        | 90 |
| Figure 32: Read Access to the Register Set Via the Pseudo-PHY (Phyad = 11110) MDC/MDIO Path  | 91 |
| Figure 33; Write Access to the Register Set Via the Pseudo-PHY (Phyad = 11110) MDC/MDIO Path | 92 |
| Figure 34 Reset and Clock Timing                                                             |    |
| Figure 35: Serial LED Timing                                                                 |    |
|                                                                                              |    |

| Figure 36: | MII Input Timings                        | <b>21</b> 3 |
|------------|------------------------------------------|-------------|
| Figure 37: | RvMII Input Timings                      | 214         |
| Figure 38: | MII Output Timings                       | <b>21</b> 5 |
| Figure 39: | RvMII Output Timings                     | 216         |
| Figure 40: | SPI Timings, SS Asserted During SCK High | 217         |
| Figure 41: | SPI Timings, SS Asserted During SCK Low  | 217         |
| Figure 42: | EEPROM Timing                            | 218         |
| Figure 43: | Management Data Interface (Slave Mode)   | 219         |
| Figure 44: | 208-PQFP Package Outline Drawing         | 223         |
|            |                                          |             |

BCM5338M Data Sheet List of Tables

# **List of Tables**

| Table 1: Flow Control Modes                                                             | 31  |
|-----------------------------------------------------------------------------------------|-----|
| Table 2: EEPROM Header Format                                                           | 38  |
| Table 3: EEPROM Contents                                                                | 38  |
| Table 4: Address Table Entry                                                            | 40  |
| Table 5: Behavior for Reserved Multicast Addresses                                      | 43  |
| Table 6: Multiple Spanning Tree State                                                   | 48  |
| Table 7: MIB Counters                                                                   | 52  |
| Table 8: Directly Supported MIB Counters                                                | 55  |
| Table 9: Indirectly Supported MIB Counters                                              | 57  |
| Table 10: Supported MIB Extensions                                                      |     |
| Table 11: OPCODE Field in BRCM Tag for Management Port Frame                            | 64  |
| Table 12: Fields in BRCM Tag for Management Port Frame                                  | 64  |
| Table 13: LED Status Types                                                              | 81  |
| Table 14: LED Mode Matrix                                                               | 82  |
| Table 15: Load Meter LED Decode                                                         | 84  |
| Table 15: Load Meter LED Decode                                                         | 86  |
| Table 17: Signal Descriptions                                                           | 93  |
| Table 18: Pin Assignment by Pin Number                                                  | 101 |
| Table 19: Pin Assignment by Signal Name                                                 |     |
| Table 20: Global Page Register Map                                                      | 105 |
| Table 21: Control Registers (Page 00h)                                                  | 107 |
| Table 22: 10/100 Port Control Register (Page 00h: Address 00d–07d, 00h–07h)             |     |
| Table 23: MII/IMP Port Control Register Rage 00h: Address 08d, 08h)                     | 108 |
| Table 24: SMP Control Register (Page 00h: Address 10d, 0Ah)                             |     |
| Table 25: Switch Mode Register (Page 00h: Address 11d, 0Bh)                             | 110 |
| Table 26: MII Port State Override Register (Page 00h: Address 14d, 0Eh)                 | 111 |
| Table 27: Power-Down Mode Register (Page 00h: Address 15d, 0Fh)                         | 111 |
| Table 28: New Control Register (Page 00h: Address 33d, 21h)                             | 112 |
| Table 29: WAN Port Select Register (Page 00h: Address 34–35d, 22–23h)                   | 112 |
| Table 30: Protected Pørt Select Register (Page 00h: Address 36–37d, 24–25h)             | 113 |
| Table 31: Software Flow Control Register (Page 00h: Address 38–39d, 26–27h)             | 113 |
| Table 32: Unicast Lookup Fail Forward Map Register (Page 00h: Address 40–41d, 28–29h)   |     |
| Table 33; Multicast Lookup Fail Forward Map Register (Page 00h: Address 42–43d, 2a–2bh) | 113 |
| Table 34: Status Registers (Page 01h)                                                   |     |
| Table 35. Link Status Summary Register (Page 01h: Address 00dQQ-01d, 00h-01h)           |     |
| <u>~</u>                                                                                |     |

| Table 36: | Link Status Change Register (Page 01h: Address 02d–03d, 02h–03h)          | 115 |
|-----------|---------------------------------------------------------------------------|-----|
| Table 37: | Port Speed Summary Register (Page 01h: Address 04d–05d, 04h–05h)          | 116 |
| Table 38: | Duplex Status Summary Register (Page 01h: Address 06d–07d, 06h–07h)       | 116 |
| Table 39: | Pause Status Summary Register (Page 01h: Address 08d–09d, 08h–09h)        | 116 |
| Table 40: | Source Address Change Register (Page 01h: Address 12d–13d, 0Ch–0Dh)       | 117 |
| Table 41: | Last Source Address Port Registers (Page 01h)                             | 117 |
| Table 42: | Last Source Address Port n (Page 01h: Address 16d–69d, 10h–45h)           | 117 |
| Table 43: | BIST Status Register (Page 01h: Address 70d, 46h)                         | 118 |
| Table 44: | Management Mode Registers (Page 02h)                                      | 118 |
| Table 45: | Global Management Configuration Register (Page 02h: Address 00d, 00h)     | 119 |
| Table 46: | Management Port ID Register (Page 02h: Address 02d, 02h)                  | 120 |
| Table 47: | RMON MIB Steering Register (Page 02h: Address 04d-05d, 04h-05h            | 120 |
| Table 48: | Aging Time Control Register (Page 02h: Address 06d–09d, 06h–09h)          | 120 |
| Table 49: | Mirror Capture Control Register (Page 02h: Address 16d–17d, 10h–11h)      | 121 |
| Table 50: | Ingress Mirror Control Register (Page 02h: Address 16d–19d, 12h–13h)      | 122 |
| Table 51: | Ingress Mirror Divider Register (Page 02h: Address 20d-21d, 14h–15h)      | 122 |
| Table 52: | Ingress Mirror MAC Address Register (Page 02h: Address 22d–27d, 16h–1Bh)  | 123 |
| Table 53: | Egress Mirror Control Register (Page 02h: Address 28d 29d, 1Ch-1Dh)       | 123 |
| Table 54: | Egress Mirror Divider Register (Page 02h: Address 30d–31d, 1Eh–1Fh)       | 124 |
| Table 55: | Egress Mirror MAC Address Register (Page 02h: Address 32d–37d, 20h–25h)   | 124 |
| Table 56: | Chip Revision ID Register (Page 02h: Address 48d, 30h)                    | 125 |
| Table 57: | MIB Autocast Register (Page 03h)                                          | 125 |
| Table 58: | MIB Autocast Port Register (Page 03) Address 00dQ-01d, 00h-01h)           | 125 |
| Table 59: | MIB Autocast Header Pointer Register (Page 03h: Address 02d–03d, 02h–03h) | 126 |
| Table 60: | MIB Autocast Header Length Register (Page 03h: Address 04d–05d, 04h–05h)  | 126 |
| Table 61: | MIB Autocast Header Pointer Register (Page 03h: Address 06d–11d, 06h–0Bh) | 126 |
| Table 62: | MIB Autocast Header Pointer Register (Page 03h: Address 12d–17d, 0Ch–11h) | 127 |
| Table 63: | MIB Autocast Type Register (Page 03h: Address 18d–19d, 12h–13h)           | 127 |
| Table 64: | MIB Autocast Rate Register (Page 03h: Address 20dQ-21d, 14h-15h)          | 127 |
| Table 65: | ARL Control Registers (Page 04h)                                          | 128 |
| Table 66: | Global ARL Configuration Register (Page 04h: Address 00d, 00h)            | 128 |
| Table 67: | BPDU Multigast Address Register (Page 04h: Address 04d-09d, 04h-09h)      | 129 |
| Table 68: | Multiport Address 1 Register (Page 04h: Address 16d–21d, 10h–15h)         | 129 |
| Table 69: | Multiport Vector 1 Register (Page 04h: Address 22d–23d, 16h–17h)          | 130 |
| Table 70% | Multiport Address 2 Register (Page 04h: Address 32d–37d, 20h–25h)         | 130 |
| Table 71: | Multiport Vector 2 Register (Page 04h: Address 38d–39d, 26h–27h)          | 130 |

| Table 72: | Secure Source Port Mask Register (Page 04h: Addresses 48d–49d, 30h–31h)      | 131 |
|-----------|------------------------------------------------------------------------------|-----|
| Table 73: | Secure Destination Port Mask Register (Page 04h: Addresses 50d–51d, 32h–33h) | 132 |
| Table 74: | ARL Access Registers (Page 05h)                                              | 132 |
| Table 75: | ARL Read/Write Control Register (Page 05h: Address 0d, 0h)                   | 133 |
| Table 76: | MAC Address Index Register (Page 05h: Address 02d–07d, 02h–07h)              | 133 |
| Table 77: | VID Table Index Register (Page 05h: Address 08d–09d, 08h–09h)                | 134 |
| Table 78: | ARL Entry 0 Register (Page 05h: Address 16d–23d, 10h–17h)                    | 134 |
| Table 79: | ARL Entry 0 Register (Page 05h: Address 16d–23d, 10h–17h)                    | 135 |
| Table 80: | ARL Entry 1 Register (Page 05h: Address 24d–31d, 18h–1Fh)                    | 136 |
| Table 81: | ARL Entry 1 Register (Page 05h: Address 24d–31d, 18h–1Fh)                    | 137 |
| Table 82: | ARL Search Control Register (Page 05h: Address 32d, 20h)                     | 138 |
|           | ARL Search Address Register (Page 05h: Address 34d–35d, 22h–23h)             |     |
| Table 84: | ARL Search Result Register (Page 05h: Address 16d–23d, 24h–2Bt)              | 139 |
| Table 85: | ARL Search Result VID Register (Page 05h: Address 42d–43d, 2Ch–2Dh)          | 140 |
| Table 86: | VID Entry 0 Register (Page 05h: Address 48d–49d, 30h–31h)                    | 140 |
| Table 87: | VID Entry 1 Register (Page 05h: Address 50d–51d, 32h–33h)                    | 140 |
| Table 88: | Management Frame Access Registers (Page 06h)                                 | 141 |
| Table 89: | Management Frame Read Data Register (Page 06h Address 00d, 00h)              | 141 |
| Table 90: | Management Frame Write Data Register (Page 06): Address 01d, 01h)            | 141 |
| Table 91: | Management Frame Write Control Register (Page 06h: Address 02–03d, 02–03h)   | 141 |
| Table 92: | Management Frame Read Status Register Page 06h: Address 04d–05d, 04h–05h)    | 142 |
| Table 93: | Generic Memory Access Registers (Page 08h)                                   | 143 |
| Table 94: | Memory Read/Write Control Register (Page 08h: Address 00–03d, 00–03h)        | 143 |
| Table 95: | Memory Read/Write Data Register (Page 08h: Address 04d-011d, 04-08h)         | 144 |
| Table 96: | Memory Read/Write VID_Data Register (Page 08h: Address 16d, 10h)             | 144 |
| Table 97: | Priority Queue Control Registers (Page 0Ah)                                  | 144 |
| Table 98: | Global Flow Control Register (Page 0Ah: Address 30–31h)                      | 145 |
| Table 99: | BO Silicon New Feature Control Bits Register (Page 0Ah: Address 36h-37h)     | 145 |
| Table 100 | : Queue 0 TxDsc Control 3 Register (Page 0Ah: Address 64–65h)                | 146 |
| Table 101 | : Queue 1 TxDsc Control 3 Register (Page 0Ah: Address 72–73h)                | 146 |
| Table 102 | : Queue 2 TxDsc Control 3 Register (Page 0Ah: Address 80–81h)                | 147 |
| Table 103 | : Queue 🛪 🗴 Dsc Control 3 Register (Page OAh: Address 8E–8Fh)                | 147 |
| Table 104 | : Port M Registers (Pages 10h–18h)                                           | 148 |
| Table 105 | : VIII Register Map Summary                                                  | 149 |
| Table 106 | : MII Control Register (Pages 10h-18h Address 00d-01d, 00h-01h)              | 151 |
| Table 107 | MII Status Register (Pages 10h–18h, Address 02d–03d, 02–03h)                 | 153 |

BCM5338M Data Sheet List of Tables

| Table 108:                        | PHY Identifier Registers (Pages 10h–18h, Addresses 04h–05h and 06h–07h)                   | 155   |
|-----------------------------------|-------------------------------------------------------------------------------------------|-------|
| Table 109:                        | Auto-Negotiation Advertisement Register (Pages 10h–18h, Address 08d–09d, 08h–09h)         | 155   |
| Table 110:                        | Auto-Negotiation Link Partner Ability Register (Pages 10h–18h, Address 10d–11d, 0Ah–0Bh)  | 157   |
| Table 111:                        | Auto-Negotiation Expansion Register (Pages 10h–18h, Address 12d–13d, 0Ch–0Dh)             | 158   |
| Table 112:                        | Next Page Transmit Register (Pages 10h–18h, Address 14d–15d, 0Eh–0Fh)                     | 159   |
| Table 113:                        | Link Partner Next Page Register (Pages 10h–18h, Address 16d–17d, 10h–11h)                 | 160   |
| Table 114:                        | 100BASE-X Auxiliary Control Register (Pages 10h–18h, Address 32d–33d, 20h–21h)            | 161   |
| Table 115:                        | 100BASE-X Auxiliary Status Register (Pages 10h–18h, Address 34d–35d, 22h–23h)             | 162   |
| Table 116:                        | 100BASE-X Receive Error Counter (Pages 10h–18h, Address 36d–37d, 24h–25h)                 | 164   |
| Table 117:                        | 100BASE-X False Carrier Sense Counter (Pages 10h–18h, Address 38d–39d, 26h–27h)           | 164   |
| Table 118:                        | Auxiliary Control/Status Register (Pages 10h–18h, Address 48d–49d, 30h–31h)               | 164   |
| Table 119:                        | Auxiliary Status Summary Register (Pages 10h–18h, Address 50d–51d, 32h–33h)               | 166   |
| Table 120:                        | Auxiliary Mode 2 (Pages 10h–18h, Address 54d–55d, 36h–37h)                                | 167   |
| Table 121:                        | 10BASE-T Auxiliary Error & General Status Register (Pages 10h–18h, Address 56d–57d, 38h–3 | 39h). |
| Table 122:                        | Auxiliary Multiple PHY Register (Pages 10h–18h, Address 60d–61d, 3Ch–3Dh)                 | 168   |
| Table 123:                        | Broadcom Test (Pages 10h–18h, Address 62d–63d, 3E–3Fh)                                    | 170   |
| Table 124:                        | Port MIB Registers (Pages 20h–28h)  Page 30h QoS Registers                                | 170   |
| Table 125:                        | Page 30h QoS Registers                                                                    | 172   |
| Table 126:                        | QoS Control Register (Page 30h: Address 00d-01d, 00h-01h)                                 | 172   |
| Table 127:                        | QoS Queue Monitor Control Register (Page 30h: Address 02d, 02h)                           | 173   |
| Table 128:                        | QoS 802.1P Enable Register (Page 30h: Address 04d-05d, 04h-05h)                           | 174   |
| Table 129:                        | QoS TOS/DiffServ Enable Register (Page 30h: Address 06d-07d, 06h-07h)                     | 174   |
| Table 130:                        | QoS Pause Enable Register (Page 30h: Address 19d–20d, 13h–14h)                            | 174   |
| Table 131:                        | Priority Threshold Register (Rage 30h: Address 21d-22d, 15h-16h)                          | 175   |
| Table 132:                        | TOS/DiffServ Control Register (Page 30h: Address 25d, 19h)                                | 175   |
| Table 133:                        | D-Type TOS Priority Register (Page 30h: Address 26d-27d, 1Ah-1Bh)                         | 175   |
| Table 134:                        | T-Type TOS Priority Register (Page 30h: Address 28d–29d, 1Ch–1Dh)                         | 176   |
| Table 135:                        | R-Type TOS Priority Register (Page 30h: Address 30d–31d, 1Eh–1Fh)                         | 176   |
| Table 136:                        | M-Type TOS Priority Register (Page 30h: Address 32d–33d, 20h–21h)                         | 176   |
| Table 137:                        | DiffServ DSCP Priority Register (Page 30h: Address 48d-55d, 30h-37h)                      | 177   |
| Table 138:                        | DiffServ DSCP Priority Register (Page 30h: Address 56d–63d, 38h–3Fh)                      | 177   |
| Table 139:                        | Page 37h Port-Based VLAN Registers                                                        | 178   |
| Table 140:                        | Chip x Port y VLAN Registers (Page 31h, Address 00h-73h)                                  | 179   |
| Table 14 <u>1</u> .5              | Page 32h MAC-Based Trunking Registers                                                     | 181   |
| Table 142                         | MAC-Based Trunk Control Register (Page 32h, Address 01d, 01h)                             | 181   |
|                                   | Trunk Group Register (Page 32h, Address 144–151d, 90–97h)                                 | 181   |
| $\langle \langle \rangle \rangle$ |                                                                                           |       |

| Table 144: | Page 34h 802.1Q VLAN Registers                                                        | 182 |
|------------|---------------------------------------------------------------------------------------|-----|
| Table 145: | 802.1Q VLAN 0 Control Register (Page 34h, Address 0h)                                 | 183 |
| Table 146: | 802.1Q VLAN Control 1 Register (Page 34h, Address 1h)                                 | 183 |
| Table 147: | 802.1Q VLAN Control 2 Register (Page 34h, Address 2h)                                 | 184 |
| Table 148: | 802.1Q VLAN Control 3 Register (Page 34h, Address 3h)                                 | 184 |
| Table 149: | 802.1Q VLAN Control 4 Register (Page 34h, Address 4h)                                 | 185 |
| Table 150: | 802.1Q VLAN Control 5 Register (Page 34h, Address 5h)                                 | 186 |
| Table 151: | 802.1Q VLAN and Secure MAC Table Access Register (Page 34h, Address 8h-9h)            | 187 |
| Table 152: | 802.1Q VLAN and Secure MAC Write Register (Page 34h, Address 30h–33h)                 | 187 |
| Table 153: | 802.1Q VLAN and Secure MAC Read Control Register (Page 34h, Address 4) -37h)          | 188 |
| Table 154: | Default Port 802.1Q Tag Registers                                                     | 189 |
| Table 155: | 802.1Q Default Port N's Tag Register (Page 34h, Address 10h–23h)                      |     |
| Table 156: | 802.1Q VLAN Read Control Register (Page 34h, Address 38h–3Bh)                         | 190 |
| Table 157: | Page 35h Broadcast/Multicast Suppression Registers                                    | 191 |
| Table 158: | Suppression Control Register (Page 35h, Address 00–08d, 00–08h)                       | 191 |
| Table 159: | Page 40h 802.1x Registers                                                             | 192 |
| Table 160: | EAP Global Configuration Register (Page 40h, Address 00–03d, 00–03h)                  | 192 |
| Table 161: | EAP Destination IP Register 0 (Page 40h, Address 23d, 10–17h)                         | 194 |
| Table 162: | EAP Destination IP Register 1 (Page 40h, Address 24–31d, 18–1Fh)                      | 194 |
| Table 163: | Port EAP Configuration Registers                                                      | 194 |
| Table 164: | Port 0 EAP Configuration Register (Page 40h, Address 32–103d, 20–67h)                 | 194 |
| Table 165: | Page 41h MAC Address Security Registers                                               | 195 |
| Table 166: | MAC Address Security Control Register 0 (Page 41h, Address 00–01d, 00–01h)            | 196 |
| Table 167: | MAC Address Security Control Register 1 (Page 41h, Address 02–03d, 02–03h)            | 197 |
| Table 168: | MAC Address Security Control Register 2 (Page 41h, Address 04–05d, 04–05h)            | 198 |
| Table 169: | MAC Address Security Control Register 3 (Page 41h, Address 06d, 06h)                  | 198 |
| Table 170: | MAC Address Security Control Register 4 (Page 41h, Address 08d, 08h)                  | 198 |
| Table 171: | Port Current SA Count for Dynamic Mode Registers                                      | 199 |
| Table 172: | Port Current SA Count for Dynamic Mode (Page 41h, Address 16–31d, 10–1Fh)             | 199 |
| Table 173: | Port Dynamic Learning Threshold Register                                              | 199 |
| Table 174: | Port x Dynamic Learning Threshold Register (Page 41h, Address 32–47d, 20–2Fh)         | 200 |
| Table 175: | Page 42h Ingress/Egress Rate Control Registers                                        | 200 |
| Table 176: | Common Ingress Rate Control Configuration Register (Page 42h, Address 00–03d, 00–03h) | 201 |
| Table 177: | Ligress Rate Control Configuration Registers                                          | 202 |
| Table 178: | Port Ingress Rate Control Configuration Register (Page 42h, Address 16–51d, 10–33h)   | 202 |
| Table 179: | Port Bit Rate (Bit Rate Style = 0)                                                    | 203 |

| Table 180: | Port Bit Rate (Bit Rate Style = 1)                                                  | 203 |
|------------|-------------------------------------------------------------------------------------|-----|
| Table 181: | Egress Rate Control Configuration Registers                                         | 203 |
| Table 182: | Port Egress Rate Control Configuration Register (Page 42h, Address 64–81d, 40–51h)  | 204 |
| Table 183: | Page 43h 802.1s Multiple Spanning Tree Registers                                    | 204 |
| Table 184: | Multiple Spanning Tree Control Register (Page 43h, Address 00d, 00h)                | 205 |
| Table 185: | Chip O Port-Based Aging Control Register (Page 43h, Address 08–09d, 08–09h)         | 206 |
| Table 186: | Chip 1 Port-Based Aging Control Register (Page 43h, Address 10–11d, 0A–0Bh)         | 206 |
| Table 187: | Chip 2 Port-Based Aging Control Register (Page 43h, Address 12–13d, OC–0Dh)         | 207 |
| Table 188: | Chip 3 Port-Based Aging Control Register (Page 43h, Address 14–15d, 0E–0Fh)         | 207 |
|            | MST Table Register (Page 43h, Address 16–143d, 10–8Fh)                              |     |
| Table 190: | SPI Registers (Maps Globally to All Pages)                                          | 209 |
| Table 191: | SPI Data I/O n Registers (Maps Globally to All Pages, Addresses 240d-247d, F0h-F7h) | 209 |
| Table 192: | SPI Status Register (Maps Globally to All Pages: Address 254d, Fth                  | 209 |
| Table 193: | Page Register (Maps to All Registers, Address FFh)                                  | 210 |
| Table 194: | Reset and Clock Timing                                                              | 211 |
| Table 195: | Serial LED Timing                                                                   | 212 |
| Table 196: | MII Input Timings                                                                   | 213 |
| Table 197: | RvMII Input Timings                                                                 | 214 |
| Table 198: | MII Output Timings                                                                  | 215 |
| Table 199: | RvMII Output Timings                                                                | 216 |
| Table 200: | SPI Timings                                                                         | 217 |
| Table 201: | EEPROM Timing                                                                       | 218 |
| Table 202: | Management Data Interface (Slave Møde)                                              | 219 |
| Table 203: | Absolute Maximum Ratings                                                            | 220 |
| Table 204: | Recommended Operating Conditions                                                    | 220 |
| Table 205: | Electrical Characteristics                                                          | 220 |
| Table 206: | Thermal Characteristics                                                             | 222 |
| Table 207: | Ordering Information                                                                | 224 |
|            | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                              |     |

BCM5338M Data Sheet List of Tables

BROADCOM<sub>®</sub>

BCM5338M Data Sheet Functional Description

# **Section 1: Functional Description**

### **Overview**

The BCM5338M is a single-chip, nine-port 10/100BASE-TX switch device. This device integrates the following functions:

- Eight 10/100BASE-TX transceivers
- One general use (10/100BASE-TX/FX) MII
- Nine full-duplex capable media access controllers (MACs)
- Serial management port (SMP)
- · High-performance integrated packet buffer memory
- Address resolution engine
- Non-blocking switch controller
- Set of management information base (MIB) statistics registers

The SMP allows the device to be custom-configured and the bridge management to be implemented.

The integrated 10/100BASE-TX transceivers perform all the physical layer interface functions for 100BASE-TX full-duplex or half-duplex Ethernet on CAT 5 twisted pair cable and 10BASE-T full- or half-duplex Ethernet on CAT 3, 4, or 5 cable.

The transceiver performs:

- 4B5B, MLT3, NRZI, and Manchester encoding and decoding
- Clock and data recovery
- Stream cipher scrambling/descrambling
- Digital adaptive equalization
- · Line transmission
- Carrier sense and link integrity monitor
- Auto-negotiation
- MII management functions

Each of the integrated transceiver ports of the BCM5338M connects directly to the network media through isolation transformers. The integrated transceiver is fully compliant with the IEEE 802.3 and 802.3u standards. The device provides nine internal MACs.

Each MAC is dual-speed and both half-duplex and full-duplex capable. Flow control is provided in the half-duplex mode with backpressure. In full-duplex mode, 802.3x frame-based flow control is provided. The MAC is 802.3 compliant and supports a maximum frame size of 1536 bytes.

An integrated address management engine provides address learning and recognition functions at maximum frame rates. The address table provides capacity for up to 4K unicast and multicast addresses. Addresses are added to the table after receiving an error-free packet. Broadcast and multicast frames are forwarded to all ports within the VLAN domain except the port where it was received.

BCM5338M Data Sheet Global Functions

The MIB statistics registers collect, receive, and transmit statistics for each port, and provide direct hardware support for the EtherLike MIB, Bridge MIB, MIB II (interfaces), and the first four groups of the RMON MIB. All nine groups of RMON can be supported by using additional capabilities, such as port mirroring/snooping, together with an external microcontroller to process some MIB attributes. The MIB registers can be accessed through the SMP by an external microcontroller.

### **Global Functions**

#### **Clocks**

The device requires a single 25 MHz clock signal at the XTALI/CK25 input pin. The other clock option is using a 25 MHz crystal at XTALI/CK25 and XTALO pins. An internal PLL derives all the clock requencies needed by the device from the single clock input.

The device generates all internal clocks to the packet buffer memory and expansion interface. The default clock frequency is set to 83 MHz for support of system configuration up to 24 ports.

When using the MII port, an additional 25 MHz receive and transmit clock must be supplied by the external transceiver.

#### Reset

A power-on or hard reset is initiated by an active low reset pulse on the RST signal pin. Broadcom recommends a 50 ms low pulse to guarantee that a sufficiently long reset is applied to all internal circuits including integrated PHYs. The initialization process loads all pin configurable modes, resets all internal processes and returns them to an idle state, and initializes the memory structure. At the completion of the reset sequence, all ports are enabled for frame reception and transmission. During initialization, the XTALI/CK25 input signal must be active and the power supply to the device is stable.

# **Physical Layer Transceivers**

## **Encoder/Decoder**

In 100BASE-TX mode, the transceiver transmits and receives a continuous data stream on twisted pair. During transmission, nibble wide (4-bit) data from the MAC is encoded into 5-bit code groups and inserted into the transmit data stream. The transmit packet is encapsulated by replacing the first two nibbles of preamble with a start of stream delimiter (J/K codes) and appending an end of stream delimiter (T/R codes) to the end of the packet. When the MII transmit error input is asserted during a packet, the transmit error code group (H) is sent in place of the corresponding data code group. The transmitter repeatedly sends the idle code group in between packets.

In 100BASE-TX mode, the encoded data stream is scrambled by a stream cipher block and then serialized and encoded into MLT3 signal levels. A multimode transmit DAC is used to drive the MLT3 data onto the twisted pair cable.

Following baseline wander correction, adaptive equalization and clock recovery in 100BASE-TX mode, the receive data stream is converted from MLT3 to serial NRZ data. The NRZ data is descrambled by the stream cipher block and then describing and aligned into 5-bit code groups.

The 5-bit code groups are decoded into 4-bit data nibbles and provided as the input data stream to the MAC. The start of stream delimiter is replaced with preamble nibbles, and the end of stream delimiter and idle codes are replaced with all zeros. When an invalid code group is detected in the data stream, the transceiver asserts a receiver error indication to the MAC.

In 10BASE-T mode, Manchester encoding and decoding is performed on the data stream. The multimode transmit DAC performs preequalization for 100m of CAT 3 cable.

## **Link Monitor**

In 100BASE-TX mode, receive signal energy is detected by monitoring the receive pair for transitions in the signal level. Signal levels are qualified using squelch detect circuits. When no signal or certain invalid signals are detected on the receive pair, the link monitor enters and remains in the Link Fail state where only idle codes are transmitted. When a valid signal is detected on the receive pair for a minimum period of time, the link monitor enters the Link Pass state and the transmit and receive functions are enabled.

In 10BASE-T mode, a link-pulse detection circuit constantly monitors the RD± pins for the presence of valid link pulses.

# Collision Detection

In half-duplex mode, collisions are detected whenever the transceiver is simultaneously transmitting and receiving activity.

### **Auto-Negotiation**

Each internal transceiver contains the ability to negotiate its mode of operation over the twisted pair link using the auto-negotiation mechanism defined in the IEEE 802.3u specification. During auto-negotiation, each port automatically chooses its mode of operation by advertising its abilities and comparing them with those received from its link partner. The BCM5338M is configured to advertise 802.3x flow-control capability and can also advertise that it is Next Page capable. The transceiver negotiates with its link partner and chooses the highest level of operation available for its own link. In FDX mode, flow control is also negotiated. In HDX mode, flow control is enabled/disabled based on pin strappings. The auto-negotiation algorithm supports the Parallel Detection function for legacy 10BASE-T devices and 100BASE-TX-only devices that do not support autonegotiation. Auto-negotiation in the BCM5338M device also allows the optional Next Page capability to be advertised, and permits Next Page exchange with a similarly capable link partner. Next Page exchange sequences and their contents are controlled via software control of the on-chip registers.

# **Digital Adaptive Equalizer**

The digital adaptive equalizer removes intersymbol interference created by the transmission channel media. The equalizer accepts sampled unequalized data from the ADC on each channel and produces equalized data. The BCM5338M achieves an optimum signal-to-noise ratio by using a combination of feed-forward equalization and decision-feedback equalization. This powerful technique achieves a 100BASE-TX BER of less than 1 x 10<sup>-12</sup> for transmission up to 100m on CAT 5 twisted-pair cable; even in harsh noise environments. The digital adaptive equalizers in the BCM5338M achieve performance close to theoretical limits. The all-digital nature of the design makes the performance very tolerant to on-chip noise. The filter coefficients are self-adapting to any quality of cable or cable length. Due to transmit preequalization in 10BASE-T mode and complete lack of ISI in 100BASE-FX mode, the adaptive equalizer is bypassed in these two modes.

# **Analog-to-Digital Converter**

The receive channel has a 6-bit, 125 MHz analogo to-digital converter (ADC). The ADC samples the incoming data on the receive channel and produces a 6-bit output. The output of the ADC is fed to the digital adaptive equalizer. Advanced analog circuit techniques achieve low-offset, high-power supply noise rejection, fast settling time, and low bit error rate.

# Digital Clock Recovery/Generator

The all-digital clock recovery and generator block creates all internal transmit and receive clocks. The transmit clock is locked to the 25 MHz lock input while the receive clock is locked to the incoming data stream. Clock recovery circuits optimized to MLT3, NRZI, and Manchester encoding schemes are included for use with each of the three different operating modes. The input data stream is sampled by the recovered clock and fed synchronously to the digital adaptive equalizer.

#### **Baseline Wander Correction**

A 100BASE-TX data stream is not always DC-balanced. Because the receive signal must pass through a transformer, the DC offset of the differential receive input can wander. This effect, known as baseline wander, can greatly reduce the noise immunity of the receiver. The transceiver automatically compensates for baseline wander by removing the DC offset from the input signal, and thereby significantly reduces the chance of a receive symbol error.

## **Digital-to-Analog Converter**

The multimode transmit digital-to-analog converter (DAC) transmits MLT3-coded symbols in 100BASE-TX mode and Manchester-coded symbols in 10BASE-T mode. It performs programmable edge-rate control in TX mode, which decreases unwanted high frequency signal components, thus reducing EML. High-frequency preemphasis is performed in 10BASE-T mode. The transmit DAC utilizes a current drive output that is well-balanced and produces very low noise transmit signals.

# **Stream Cipher**

In 100BASE-TX mode, the transmit data stream is scrambled to reduce radiated emissions on the twisted-pair cable. The data is scrambled by exclusive ORing the NRZ signal with the output of an 11-bit-wide Linear Feedback Shift Register (LFSR), which produces a 2047-bit, non-repeating sequence. The scrambler reduces peak emissions by randomly spreading the signal energy over the transmit frequency range and eliminating peaks at certain frequencies.

The receiver descrambles the incoming data stream by exclusive ORing it with the same sequence generated at the transmitter. The descrambler detects the state of the transmit LFSR by looking for a sequence representing consecutive idle codes. The descramble locks to the scrambler state after detecting a sufficient number of consecutive idle code groups. The receiver does not attempt to decode the data stream unless the descrambler is locked. When locked, the descrambler continuously monitors the data stream to make sure that it has not lost synchronization. The receive data stream is expected to contain interpacket idle periods. If the descrambler does not detect enough idle codes within 724 µs, it becomes unlocked, and the receive decoder is disabled. The descrambler is always forced into the unlocked state when a link failure condition is detected.

Stream cipher scrambling/descrambling is not used in 10BASE-T modes.

# MII Management <

Each transceiver within the BCM5338M contains a complete set of MII management registers (see "Port MII Registers" on page 148). The 5-bit transceiver address is assigned by concatenation of the 2-bit chip ID and the internal 3-bit port ID. All MII Management registers can be accessed through the shared MII management port using the MDC and MDO signals, or through the SMP.

BCM5338M Data Sheet Media Access Controllers

#### 100BASE-FX Fiber Mode

The 10/100 port can be configured to operate in 100BASE-FX compatible mode. The following sequence is required for configuring the preferred PHY ports to 100BASE-FX-compatible operation using register write from the CPU. Each port's register can be programmed through page 10h-18h, respectively. A global write to page 19h enables writing to the registers of all 8 ports:

- 1. Write 2100h to "MII Control Register" on page 151. This forces the port to 100M full-duplex without autonegotiation. Most FX applications require configuration for full-duplex.
- 2. Set bit 9 of "100BASE-X Auxiliary Control Register" on page 161. This bypasses the scrambler and descrambler blocks (i.e., these scrambling functions are not required for 100BASE-FX operation). Other bits within this register may be set, so it is best to perform a read-modified write to ensure proper setting of this register.
- **3.** Set bit 5 of hidden register address 2Eh–2Fh (pages 10h–18h). This changes the three-level MLT-3 code transmitted by the PHY to two-level binary, suitable for driving standard fiber transceivers. Additionally, the PHY receiver is configured to recognize binary signaling. This register access must also be in the form of a read-modified write.

For the FX termination requirement, refer to the 531X-AN1XX 100BASE-FX-Compatibility Application Note.

## **Media Access Controllers**

The BCM5338M contains nine internal dual-speed MACs, The MACs automatically select 10 Mbit or 100 Mbit mode, CSMA/CD or full-duplex, based on the result of auto-negotiation. In FDX mode, 802.3x PAUSE-frame-based flow control is also determined through auto-negotiation. The MACs are compliant with IEEE 802.3, 802.3u, and 802.3x specifications.

### **Receive Function**

The MAC initiates frame reception following the assertion of receive data valid indication from the physical layer. The MAC monitors the frame for the following error conditions:

- Receive error indication from the PHY
- Run frame error if frame is fewer than 64 bytes
- CRC error
- Long frame error if frame is greater than 1536 bytes

If no errors are detected, the frame is processed by the switch controller. Frames with errors are discarded.

## **Transmit Function**

Frame transmission begins with the switch controller queuing a frame to the MAC transmitter. The frame data is transmitted as received from the switch controller. The transmit controller is responsible for preamble insertion carrier deferral, collision backoff, and interpacket gap enforcement.

BCM5338M Data Sheet Media Access Controllers

In half-duplex mode, when a frame is queued for transmission, the transmit controller behaves as specified by the 802.3 requirements for frame deferral. Following deferral, the transmitter adds 8 bytes of preamble and SFD to the frame data received from the switch controller. If, during frame transmission, a collision is observed and the collision window timer has not expired, the transmit controller asserts jam and then executes the backoff algorithm. The frame is retransmitted when appropriate. On the sixteenth consecutive collision the backoff algorithm starts over at the initial state, the collision counter is reset and attempts to transmit the current frame continuously. Following a late collision, the frame is aborted and the switch controller is allowed to queue the next frame for transmission.

While in full-duplex mode, the transmit controller ignores carrier activity and collision indication. Transmission begins after the switch controller queues the frame and the 96 bit times of IPG have been observed.

# **Ingress/Egress Rate Control**

Rate control is used to meter and limit the rate of data stream input or output to a port. The BCM5338M can either flow control or drop the frame if the ingress rate exceeds its limit. The BCM5338M supports ingress/egress rate control and storm control on all local ports and MII ports. The SMP and expansion ports do not support rate/storm control.

For an ingress port, the algorithm used is a dual-bucket mechanism. By checking/unchecking the mask table of each bucket, one can select the preferred packet types together for metering. For detail programming information, see Table 176 on page 201 and Table 178 on page 202.

Each bucket maintains a packet type mask table. If the item in the table is checked, the BCM5338M checks the incoming packet's type and updates the bucket.

A packet drop enable setting causes any incoming packet to be dropped if the bucket runs out. If it is not set, a pause/jam frame is sent out when bucket runs out. If the Full-duplex and Half-duplex flow control capability of the port is not enabled, the only mechanism is drop, even if the packet drop enable bit is not set. In the packet drop disable case, when the bucket runs out, a pause/jam frame is sent out. If there are more packets coming in before the bucket reaches a reasonable budget, the packet is dropped.

By setting bit rate style and refresh count in the Bit Rate Table, the BCM5338M can change the definable bit rate of each port.

A similar algorithm is used for egress rate control. For detail programming information, see Table 181 on page 203. If the egress rate exceeds the limit, the BCM5338M does not drop the frame. It just stops sending frames to the egress port.

The BCM5338M also has separate per port Storm control logic to control Multicast, Broadcast, and un\_learned unicast (DLF). See the Table 158 on page 191. Any combination of Mcast, Bcast, and DLF can be selected to be controlled. The allowable rates are 3.3%, 5%, 10%, and 20% of the traffic of that port.

# Flow Control

The BCM5338M implements an intelligent flow control algorithm to minimize the system impact resulting from flow control measures. Buffer memory allocation is adaptive to the status of each port's speed and duplex mode, providing an optimal balance between flow management and per port memory depth. The BCM5338M initiates flow control in response to buffer memory conditions on a per port basis.

BCM5338M Data Sheet Media Access Controllers

The MACs are capable of flow control in both full-and half-duplex modes. In half-duplex mode, the MAC backpressures a receiving port by transmitting a 96-bit time-jam packet to the port. A single jam packet is asserted for each received packet for the duration of the time the port is in the flow control state.

Flow control in full-duplex mode functions as specified by the IEEE 802.3x requirements. In the receiver, MAC flow control frames are recognized and, when properly received, set the flow control pause time for the transmit controller. The pause time is assigned from the 2-byte pause time field following the pause opcode. MAC control PAUSE frames are not forwarded from the receiver to the switch controller.

When the switch controller requests flow control from a port, the transmit controller transmits a MAC control PAUSE frame with the pause time set to the PAUSE\_QUANTA register value (always set to maximum). When the condition that caused the flow control state is no longer present, a MAC control PAUSE frame is sent with the pause time field set to 0.

The flow control capabilities of the BCM5338M are enabled based on the results of auto-negotiation and the state of the ENFDXFLOW and ENHDXFLOW control signals loaded during reset. Flow control in half-duplex mode is independent of the state of the link partner's flow control capability. Table 1 provides more detailed information.

Flow Control sw\_flow\_con\_o sw\_flow\_con LPFCCAP **ENFDXFLOW ENHDXFLOW** Full-Duplex Half-Duplex Ø/ 0 Disable Χ Χ Χ Χ 0 Χ Χ Χ Χ Enable 0 Χ 0 0 Χ Disable Χ 0 Χ 0 1 Χ Disable Χ 0 Χ 1 Ø Χ Disable Χ 0 Χ 1 Χ Χ Enable 1 0 Χ Χ Disable X Disable 1 1 Χ Χ Χ Enable Enable

**Table 1: Flow Control Modes** 

#### Note:

- sw flow con on and sw flow con are located in register page 00h, offset 24h.
- LPFCCAP obtained from result of AN.
- ENFDXFLOW and ENHDXFLOW are strap pins.

BROADCOM®

BCM5338M Data Sheet Serial Management Port

# **Serial Management Port**

The SMP provides a serial interface for a general purpose microcontroller. It allows network management functions to be implemented in software in a BCM5338M-based system. The SMP is configured to be compatible with the Motorola Serial Peripheral Interface (SPI) protocol.

The internal address space of the BCM5338M device is broken into a number of pages. Each page groups a logical set of registers associated with a specific function. For examples, see:

- Table 21 on page 107
- Table 34 on page 114
- Table 74 on page 132
- Table 124 on page 170

Each page provides a logical address space of 256 bytes, although, in general, only a small portion of the address space in each page is utilized.

All pages have reserved registers from addresses F0h–FFh, and all pages behave identically over this space, as shown in "Register Definitions" on page 105. Address FFh is the page register. The page register in any page can be written with a new page number, allowing access between pages. Address FEh is the "SPI Status Register" on page 209, and addresses F0h–F7h are the "SPI Data I/O n Register" on page 209.

#### **SPI Mode**

The BCM5338M can be controlled over a serial interface that is compatible with a subset of the Motorola Synchronous Serial Peripheral Interconnect (SPI) bus, A simplified explanation of the operation of this bus is given in this section. The microcontroller interface consists of four signals:

- Serial clock (SCK)
- Slave select (SS)
- Master-in/slave-out (MISO)
- Master-out/slave-in (MOSI)

The BCM5338M always operates as an SPI slave device, in that it never initiates a transfer on the SPI, only responds to the read and write requests issued from a master device. The SCK clock can run up to 2 MHz. SS is asynchronous. If SS is asserted during SCK high, then the MOSI inputs are sampled on the rising edge of SCK. The MISO outputs are generated internally on the falling edge of SCK and have adequate setup and hold time to be sampled externally on the rising edge of SCK. Otherwise, BCM5338M samples data on the falling edge and outputs data on the tising edge of SCK.

A layer of protocol is added to the basic SPI definition to facilitate transfers from the BCM5338M. This protocol establishes the definition of the first 2 bytes issued by the master to the BCM5338M slave during a SPI transfer. The first byte issued from the SPI master in any transaction is defined as a command byte, which is always followed by a register address byte, and any additional bytes are data bytes.

The SPI mode supports two different access mechanisms, normal SPI and fast SPI, determined by the content of the command byte. Figure 2 shows the normal SPI command byte, and Figure 3 shows the Fast SPI command byte. These two mechanisms should not be mixed in an implementation, and the CPU should always initiate transfers consistently with only one of the mechanisms.

| 0 | 1 | 1 | MODE = 0 | 0 | 0 | 0 | Read/Write |
|---|---|---|----------|---|---|---|------------|
|   |   |   |          |   |   |   | (0/1)      |

Figure 2: Normal SPI Command Byte

| Byte Offset | Byte Offset | Byte Offset | MODE = 1 | 0 | 0 | 0 | Read/Write |
|-------------|-------------|-------------|----------|---|---|---|------------|
| (MSB)       |             | (LSB)       |          |   |   |   | (0/1)      |

Figure 3: Fast SPI Command Byte

The MODE bit (bit 4) of the command byte determines the meaning of bits 25. If bit 4 is 0, it is a normal SPI command byte, and bits 7:5 should be defined as 011b. If bit 4 is 1, bits 25 indicate a fast SPI command byte, and bits 7:5 indicate the byte offset into the register that the BCM5338M starts to read from (byte offsets are not supported for write operations).

In both command bytes, bits 3:1 indicate the CHIP ID to be accessed. The value 111b is reserved as a broadcast write address, allowing all BCM5338M devices to be written to simultaneously. No corresponding broadcast read operation is supported.



**Note:** The SS signal must also be active for any **BCM**5338M device to recognize that it is being accessed.

Bit 0 of the command byte is the R/W signal (0 Read, 1 = Write) that determines the data direction for the transmission.

The byte following the command byte is an 8-bit register address. Initially, this sets the page address, followed by another command byte that contains the register base address in that page, which is used as the location to store the next byte of data received in the case of a write operation, or the next address from which to retrieve data in the case of a read operation. This base address increments as each byte of data is transmitted/received, allowing a contiguous block data from a register to be stored/read in a single transmission.



**Note:** The actual start location of a read operation can be modified by the offset contained in bits 7:5 of the command byte, when the fast SPI command byte is used.

Reading/writing data from/to separate registers, even if those registers are contiguous in the current page, must be performed by supplying a new command byte and register address for each register, with the address as defined in the appropriate page register map.

BCM5338M Data Sheet Serial Management Port

Non-contiguous blocks are also stored/read through the use of multiple transmissions, which allow a new command byte and register base address to be specified. The SS signal must remain low for the entire read or write transaction, as shown in Figure 4 and Figure 5, with the transaction terminated by the deassertion of the SS line by the master.



Figure 4: SPI Serial Management Port Interface Write Operation



Figure 5: SPI Serial Management Port Interface Read Operation

The SMP supports operation up to 2 MHz in SPI mode. A maximum of three devices can be cascaded/addressed.

#### Normal SPI Mode

Normal SPI mode allows single-byte read and multibyte string write operations, with the CPU polling to monitor progress. Read operations are performed using the "SPI Status Register" on page 209 (SPI\_STS register) and "SPI Data I/O n Registers" on page 209 (SPI\_DIO[0:7] registers). All read operations take the form: <CMD, 000, R><REG ADDR>

...where the first byte is the command byte with the appropriate Read bits set, and the second byte is the register address. All write operations are of the form:

<CMD, 000, W><REG ADDR ATA0>...<DATAn>

...where the first byte is the command byte with the Write bits set, the second byte is the register address, and the exact number of data bytes appropriate for the selected register follow. Failure to provide the correct number of data bytes means the register write operation does not occur.

A simple flow chart for the read process is shown in Figure 6 on page 36. To read a register, first the page register is written (<CMD, 000, W><REG ADDR=FFh><DATA=NEW PAGE>). It is only necessary to write the page register when moving to a new page. Once in the correct page, a read operation is performed on the appropriate register (<CMD, 000, R><REG ADDR>). Once the SPI\_STS register indicates that the data is available (RACK=1), the data can be read. Data is read from the SPI\_DIO[0:7] registers, located at F0h—F7h on every page (so no page swap is necessary to read the data on any page). A read operation can access any or all of the bytes

BCM5338M Data Sheet Serial Management Port

on a specific register, including the ability to start at any offset. For instance, reading from SPI\_DIO[0], reads the least significant byte of the register, and successive reads to SPI\_DIO[0] read the remaining bytes. However, reading the first byte from SPI\_DIO[2] would read the third byte of the register, and successive reads to SPI\_DIO[2] would read the remaining bytes of the register up to the most significant byte of the register. It is not necessary to read all bytes of a registers, only the bytes of interest. The SPI master can then move on to perform another read or write operation.

A flow chart for the write process is shown in Figure 7 on page 37. To write a register, the page register is written if necessary (<CMD, 000, W><REG ADDR=FFh><DATA=NEW PAGE>), then data is written to the selected register (<CMD, 000, W><REG ADDR><DATA0>...<DATAn>), where DATA0 is the least significant byte of the register, and DATAn is the most significant byte of the register, and the exact number of bytes is present as defined by the register width. No byte offset is provided for write operations, and all bytes must be present to activate the write process internal to the BCM5338M.

The following simple rules apply to the normal SPI mode:

- A write to the page register at any time causes the SPI state machine to reset.
- A read operation can access any number of bytes at any offset using the SPOIO[0:7] registers.
- A write operation must write the exact number of bytes to the register being accessed.
- The RXRDY/TXRDY flags must be checked after each 8-byte string has been read/written, to ensure the next string is ready/can be accepted (since the largest internal register is 8 bytes, this restriction only applies to reading and writing frames via the SPI).



Figure 6: Normal SPI Mode Read Flow Chart

BCM5338M Data Sheet Serial Management Port



**Figure 7: Normal SPI Mode Write Flow Chart** 

BCM5338M Data Sheet Serial Management Port

#### **Fast SPI Mode**

Fast SPI mode makes use of the fact that the SPI port is inherently full-duplex and provides an explicit acknowledge on read cycles to eliminate the polling of the SPI\_STS register for RACK polling. Fast SPI mode requires the MODE bit in the command byte to be set as indicated in Figure 3 on page 33. Like normal SPI mode, fast SPI mode also supports byte offsets for read operations, and broadcast (multichip) write operations.

Read operations do not access the SPI\_DIO[0:7] registers. Instead, status and data are output on the MISO line by the BCM5338M. Once the page register and the register within that page have been set, the master reads the MISO line state, The BCM5338M immediately puts out a byte string, which indicates the state of the RACK bit in bit 0 of each byte. Once bit 0 is sampled high in a byte, the next byte is the least significant byte of the read data, and successive bytes follow. Byte offset into the register is provided by using bits 7:5 of the command byte, to index from byte 0 (000 b) to byte 7 (111) as the first byte to be presented on MISO.



Write operations are identical in fast and normal SPI mode.

### **EEPROM Port**

The EEPROM port enables the chip to download register programming instruction from an external low cost serial EEPROM, (such as 93C46). For each programming instruction fetched from the EEPROM, the instruction is executed immediately for the particular register. A medefined magic code is expected as the first data entity (header) of the EEPROM. The EEPROM should be configured to x16 word format. The header contains a key and length information as in Table 2. The actual data stored in EEPROM is byte-swapped as shown in Table 3.

- Upper 9 bits are magic code 1AAh, which indicates that valid data follows.
- Bit 6 is for speed indication. A 0 indicates normal speed. A 1 indicates speed up. Default is 0.
- Lower 6 bits indicate the total length of all entries.

Example: In a 93C46 only up to 64 words are allowed.

Table 2: EEPROM Header Format

| 15:8            | 7             | 6     | 5:0                |
|-----------------|---------------|-------|--------------------|
|                 |               |       |                    |
| Magic code, AAh | Magic code, 1 | Speed | Total Entry Number |

**Table 3: EEPROM Contents** 

| 7             | 6     | 5:0                | 15:8            |  |
|---------------|-------|--------------------|-----------------|--|
| Magic code, 1 | Speed | Total Entry Number | Magic code, AAh |  |

After chip initialization, the header is read from the EEPROM and used to compare to the predefined magic code. When the fetched data does not match the predefined magic code, the EEPROM instruction fetch process is stopped. If the magic code is matched, fetching instructions continue until the instruction length is defined in the HEADER.

The EEPROM Port shares pins with the SMP port. Either the SPI port or the EEPROM can be selected by using the strap pin, CPU\_EEPROM\_SEL. The register space for the EEPROM port is the same as for the SMP port.

For more details on EEPROM data format, ask your local Broadcom FAE for the EEPROM Programming Guide.

# **Address Management**

The BCM5338M Address Resolution Logic contains the following features:

- The two-bin per bucket address table configuration
- Hashing of the MAC address and VID (if 802.1Q is enabled) to generate the address table pointer
- Generation of a learn massage to the expansion port for address coherency across multiple BCM5338M devices

The address management unit of the BCM5338M provides packet rate learning and recognition functions. The address table supports 4K unicast and multicast addresses in the 250 KB on-chip memory. Although the address table shares the packet buffer memory, adequate memory bandwidth is provided for both functions to operate at maximum packet rate.

## **Address Table Organization**

The address table is in the bottom of the internal SRAM, occupying the address range from 7000 to 7FFF. Each bucket contains two entries (or bins). The address table is organized into 2K buckets with two entries in each bucket. This allows up to two MAC addresses with the same index bits to be mapped into the address table.

BROADCOM®



Figure 8: Mode Address Table Organization

The index into the address table is computed from the MAC address and VID (if 802.1Q is enabled) using a hash algorithm. The hash algorithm uses the CRC-CCITT polynomial. The 48-bit MAC address and VID (if 802.1Q is enabled) is reduced to a 16-bit CRC hash value. Bits 10:0 of the CRC hash value are used to index the 4K address table.

The CRC-CCITT polynomial is: 
$$x^{16}+x^{12}+x^5+1$$

Hashing can be disabled by setting HASH\_DISABLE in the ARL Configuration register, in which case the BCM5338M device reverts to the direct addressing method.

## **Address Table Entry**

See the definition of the Table 74 on page 132 for details of how to read/write the ARL table entries. Table 4 indicates the fields contained in each address table entry.

Table 4: Address Table Entry

|         |               | >                                                                   |
|---------|---------------|---------------------------------------------------------------------|
| Bits    | Field         | Description                                                         |
| Unicast |               |                                                                     |
| 74:64   | VLAN_ID[11:1] | -                                                                   |
| 63      | Valid         | 1 = Indicates entry is valid.                                       |
|         |               | 0 = Indicates entry is empty.                                       |
| 62      | Static        | 1 = Indicates entry is static and is administrated by software.     |
|         |               | 0 = Indicates entry is dynamic learned, aged, updated, and deleted. |
|         |               |                                                                     |

Table 4: Address Table Entry (Cont.)

| Bits       | Field                        | Description                                                                                                                                           |
|------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 61         | Age                          | 1 = Indicates entry has been accessed or learned since last aging process.                                                                            |
|            |                              | 0 = Indicates entry has not been accessed since last aging process.                                                                                   |
| 60:59      | Priority                     | 11 = Priority 3.                                                                                                                                      |
|            |                              | 10 = Priority 2.                                                                                                                                      |
|            |                              | 01 = Priority 1.                                                                                                                                      |
|            |                              | 00 = Priority 0.                                                                                                                                      |
| 58         | VLAN_ID[0]                   | <del>-</del>                                                                                                                                          |
| 57         | Disable_Learning_PKT R/W     | Set to indicate that the device should not send out an ARL packet across the expansion bus. Must be set if the STATIC bit is set.                     |
| 56:54      | Reserved                     | 000.                                                                                                                                                  |
|            |                              | <b>Note:</b> In Version A2 silicon, bits 56:54 can be programmed with any proprietary bits the customer wishes to store with the Unicast MAC Address. |
| 53:52      | CHIP ID                      | Device ID.                                                                                                                                            |
| 51:48      | Port ID                      | Port Identifier. Stores the port association of the MAC address.                                                                                      |
| 47:0       | MAC Address                  | 48-bit MAC address.                                                                                                                                   |
| Multicast. | : New Control register (page | 00h, offset 21h), bit 1 must be set to 1                                                                                                              |
| 74:64      | VLAN_ID[11:1]                | -                                                                                                                                                     |
| 63         | Valid                        | 1 = Indicates entry is valid.                                                                                                                         |
|            |                              | 0 = Indicates entry is empty.                                                                                                                         |
| 62         | Static                       | 1 = Indicates entry is static and is administrated by software.                                                                                       |
|            |                              | 0 = Indicates entry is dynamic learned, aged, updated, and deleted.                                                                                   |
| 61         | CPU                          | 1 = CPU(s/part of multicast group.                                                                                                                    |
| 60:59      | Priority                     | 11 = Priority 3.                                                                                                                                      |
|            | ·                            | 10 = Priority 2.                                                                                                                                      |
|            |                              | Q1 = Priority 1.                                                                                                                                      |
|            |                              | 00 = Priority 0.                                                                                                                                      |
| 58:48      | Multicast map                | Exp, MII, P7, P6, P5, P4, P3, P2, P1, P0.                                                                                                             |
|            |                              |                                                                                                                                                       |

Address table entries are accessed by one of two mechanisms. The first is the ARL Read Write Control, which allows both bins in an address bucket location to be read, modified and/or written, based on the value of a known MAC address. The ARL Read Write Control mechanism is used to interrogate the ARL when a MAC address is known such as writing a Static MAC address entries into the table. The MAC address is written to the "MAC Address index Register" on page 133, the "ARL Read/Write Control Register" on page 133 is set up to perform either a read or write operation, and the Start bit is set, which is cleared when the operation has been performed. The known MAC address is used to calculate the index into the address table, based on whether hashing is enabled or not, and reads/writes both of the bins in the address bucket. The "ARL Entry 0

Register" on page 134 and "ARL Entry 1 Register" on page 136 are used to store the contents of the entry after a read or before a write. These contain the full 75-bit ARL bin entry as defined in Table 4 on page 40. It is important that in general, except after power-up before any addresses have been learnt, that a read of the address table is performed prior to a write. Since both bins in the bucket are read/write, writing to a bucket with only one bin valid still overwrites the other bin location with whatever data is residual in the ARL Entry 0/1 register. In the case of an operating switch, this may lead to a valid entry being deleted from the table.

The second mechanism to access the ARL is the ARL Search Control. The ARL Search Control is used to search the entire ARL in order to determine which MAC addresses have been learned, which port they reside on, and what their state is. The "ARL Search Control Register" on page 138 is used to (re)start the search from the top of the ARL, using the Start bit, which is cleared when the entire ARL has been searched. The ARL\_SR\_VALID bit indicates a search result is valid, and the "ARL Search Result Register" on page 139 contains the next 75-bit entry that was found to be in use and was retrieved from the address table. When the host reads the contents of the ARL Search Result register, the search process automatically continues to seek the next used entry in the address table. Address entries in the table that are not in use are skipped, providing the host with a very simple and effective way of searching the entire address table.

The ARL Search and ARL Read/Write operations can execute in parallel with other accesses to the BCM5338M registers. This allows the host processor to start a read, write, or search process, and then read/write other registers on the part, returning periodically to see if the operation has completed, using the relevant control register. A new ARL access or search should not be started until the current cycle is complete, although it is permissible to restart the search from the top of the ARL space at any point the ARL\_SR\_VALID bit is set.



### **Reserved Addresses**

The BCM5338M treats certain 802.1 administered reserved multicast destination addresses in specific ways, dependent on the mode of operation. Table 5 defines the response to these reserved multicast addresses.

Table 5: Behavior for Reserved Multicast Addresses

| MAC Address       | Function                                       | 802.1 Specified<br>Action | Unmanaged Mode<br>Action (Note 1)                                | Managed Mode Action                                               |
|-------------------|------------------------------------------------|---------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|
| 01-80-C2-00-00-00 | Bridge group address                           | Drop frame                | Forward frame                                                    | Forward frame to frame management port only (Note 2).             |
| 01-80-C2-00-00-01 | IEEE Std 802.3x MAC control frame              | Drop frame                | Receive MAC determines if valid PAUSE frame and acts accordingly | Receive MAC determines if valid PAUSE frame and acts accordingly. |
| 01-80-C2-00-00-02 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port                                  |
| 01-80-C2-00-00-03 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-04 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-05 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-06 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-07 | Reserved                                       | Drop frame                | Drop travie                                                      | Forward frame to management port only.                            |
| 01-80-C2-00-00-08 | Reserved                                       | Drop frame                | prop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-09 | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0A | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0B | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0C | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0D | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0E | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-0F | Reserved                                       | Drop frame                | Drop frame                                                       | Forward frame to management port only.                            |
| 01-80-C2-00-00-10 | All LANs bridge<br>management group<br>address | Forward frame             | Forward frame                                                    | Forward frame to all ports including frame management port.       |
| 01-80-C2-00-00-20 | CAMPRP address                                 | Forward frame             | Forward frame                                                    | Forward frame to all ports except frame management port (Note 3). |
| 01-80-C2-00-00-21 | GVRP address                                   | Forward frame             | Forward frame                                                    | Forward frame to all ports except frame management port (Note 3). |
| 01-80-C2-00-00-22 | Reserved                                       | Forward frame             | Forward frame                                                    | Forward frame to all ports except frame management port.          |

Table 5: Behavior for Reserved Multicast Addresses (Cont.)

| MAC Address       | Function | 802.1 Specified Action | Unmanaged Mode<br>Action (Note 1) | Managed Mode Action                                      |
|-------------------|----------|------------------------|-----------------------------------|----------------------------------------------------------|
| 01-80-C2-00-00-23 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-24 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-25 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-26 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-27 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-28 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-29 | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2A | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2B | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2C | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2D | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2E | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
| 01-80-C2-00-00-2F | Reserved | Forward frame          | Forward frame                     | Forward frame to all ports except frame management port. |
|                   |          | (( ,                   |                                   |                                                          |

#### Notes:

## Learning

During the receive process, the source address (SA) of the packet is saved until completion of the packet. The address is stored in the address table memory if the following conditions are met:

- The packet is not from the Management port.
- The packet has been received without error.
- The packet is of legal length.
- The packet has a unicast address.
- There is a free space available in one of the two entries (STATIC=0 and VALID=0) in the bucket that the hashed address indexes to. If there is no free space available in the bucket, the address is not learned.

<sup>1</sup> Unmanaged mode disables the frame management port option. Neither the SMP nor the IMP receives frame data when in this mode. The MII port is treated as a normal network port and has frames forwarded to it in accordance with the entries in the address table.

<sup>2</sup> Frames with the reserved multicast address corresponding to the Bridge Group Address (01-80-C2-00-000-00) are forwarded to the programmed frame management port based on the contents of the BPDU Multicast Address register (in the ARL Control register page). Changing this register from the default value causes frames with the new address to be forwarded to the frame management port, and BPDUs are flooded to all ports except the frame management port.

<sup>3</sup> Frames with the reserved multicast address corresponding to the GMRP or GVRP Addresses (01-80-C2-00-00-20 or 01-80-C2-00-00-21) are forwarded to all ports except the source and frame management ports. If the switch product implements either of these protocols, the BCM5338M should be programmed to use the managed mode, and the management port.

When learning, the MAC address, VID, and the source port ID are stored into the address table. The VALID bit is set, the AGE bit is set, and the STATIC bit is reset in the entry.

The BCM5338M incorporates signaling between devices, using the expansion port, which assists coherency between the ARL tables in separate chips. When a new address is learned, a 4-word x 32-bit message is constructed, which contains the newly learned 48-bit MAC address, prepended by a 16-bit header field which includes the source port ID where the new address was learned. This message is passed on the expansion port to each device before being deleted.

### **Static Address**

The BCM5338M supports static filtering entries that are created and updated by software through the SMP. Bridge management software can create these entries by directly writing the entry location of the buffer memory and setting the STATIC bit of the entry. Static entries do not have new MAC addresses or port associations learned automatically and are not aged out by the automatic internal aging process. For details of how ARL entries are read, stored, and written, see "ARL Read/Write Control Register" on page 133.

For instance, addresses associated with a switch's network ports and the management port should be instantiated as Static entries in the address table by the management processor, with the source port ID and as the physical management port (in the "Global Management Configuration Register" on page 119).

### Resolution

The destination address (DA) of the received packet is used by the address resolution function to search the address table and assign a destination port for the packet. The destination port is assigned by locating a matching address in the address table and selecting the source port identifier field as the destination port. The search for a matching address occurs only for unicast packets. The address resolution function for unicast packets proceeds as follows:

- The hash of the MAC address (and VID if 802.10 is enabled) is used as a pointer into the address table memory and both entries in the bucket are retrieved. The address resolution logic processes the two entries in parallel.
- If the valid indicator is set and the address stored at one of the locations matches the DA of the packet received, the port identifier is assigned to be the destination port of the packet.
- If the destination port matches the source port, the packet is not forwarded.
- If the valid indicator is not set or the address stored does not match the DA address of the packet, the packet is forwarded as a broadcast packet and transmitted to all other ports.

If SW\_FWDG\_MODE is Unmanaged, packets with the group address bit set in the DA are handled as follows:

- If the DA matches the globally assigned multicast address of the 802.3x MAC Control PAUSE frame of 01-80-C2-00-00-01, the packet is not forwarded.
- If the DA matches the Bridge Group Address, the packet is forwarded to all ports except the source port.
- If the DA matches one of the other globally assigned reserved address (between 01-80-C2-00-00-02 and 01-80-C2-00-00-0F), the packet is not forwarded.
- All other multicast and broadcast packets are forwarded to all ports except the source port and the management port.

If SW FWDG MODE is Managed, packets with the group address bit set in the DA are handled as follows:

- If the DA matches the globally assigned multicast address of the 802.3x MAC control PAUSE frame of 01-80-C2-00-00-01, the packet is not forwarded.
- If the DA matches one of the globally assigned reserved address (between 01-80-C2-00-00-00 and 01-80-C2-00-00-0F excluding 802.3x MAC Control PAUSE frame address), the packet is forwarded to the Management port.
- If the DA matches the GARP addresses of 01-80-C2-00-00-20 to 01-80-C2-00-00-2F, the packet is forwarded to the management port.
- All other multicast and broadcast packets are forwarded to all ports except the source port. The management port can selectively have broadcast packets and/or multicast packets individually disabled based on the RX\_MCST\_DISABLE and RX\_BCST\_DISABLE bits in the "MII/IMP Port Control Register [8]" on page 108 for the SMP or IMP (MII). If 802.1Q is enabled, flooding is limited to the particular VLAN domain.

## **Aging**

For both ARL modes, the Aging process periodically removes dynamically learned addresses. The AGE\_TIME is a programmable timer with a default value of 300s. Aging can be disabled by setting the AGE\_TIME = 0, in which case no entries are aged from the table. For each entry in the Address Table, the Aging process performs the following if the VALID bit is:

- Not set—do nothing.
- Set and the STATIC is set—do nothing.
- Set, the STATIC bit is not set, and the AGE bit is set—reset the AGE bit. This keeps the entry in the table.
- Set, the STATIC bit is not set, and the AGE bit is reset—reset the VALID bit. This effectively deletes the entry from the Address table.

Aging can be enabled on a per port or per Spanning free basis using Table 189 on page 207.

Static or Fast Aging can be enabled per Table 184 on page 205 through Table 188 on page 207.

### **Hash Function**

The address resolution logic incorporates a hash function to randomize storage location for the MAC address. The hash function can be disabled using the HASH DISABLE bit in the "Switch Mode Register" on page 110.

## **ARL Miss Options**

When ARL miss occurs, the BCM5338M allows the user to program two registers to decide what to do with this ARL missed packet:

- MLF FWD MAP[10:0] (page:00h,addr:2Ah-2Bh) is for Multicast packet.
- ULF FWD MAR[10:0] (page:00h,addr: 28H-29h) is for unicast packet.

When a unicast ARL miss occurs, the BCM5338M forwards it according to the ULF\_FWD\_MAP value (bit = 1 means forward, bit = 0 means drop) based on the value of bit 6 of the Table 28 on page 112. When a Multicast ARL miss occurs, the BCM5338M forwards it according to the MLF\_FWD\_MAP value (bit = 1 means forward, bit = 0 means drop) based on the value of bit 7 in Table 28 on page 112.

BCM5338M Data Sheet Bridge Management

# **Bridge Management**

To support bridge management, the BCM5338M provides the following services:

- Bridge Management state register access through the CPU interface
- Bridge Protocol Data Unit (BPDU) frame forwarding through the CPU interface or the MII interface

## **Spanning Tree Port State**

The BCM5338M device supports the Spanning Tree Protocol (STP) by providing the spanning tree state in the Port Control register for each of the nine network ports.

Each Port Control Register (PCR) contains 3 bits dedicated to STP state (STP\_STATE(2:0)) as well as additional bits to control the operation of the MAC port.

In the unmanaged compatible mode of operation (SW\_FWDG\_MODE = Unmanaged), the default state of the STP\_STATE[2:0] bits are all 0s, and no spanning tree state is maintained. Write operations to the spanning tree state bits are ignored. Frames are forwarded based only on their DA Known unicast address frames are forwarded to their single defined destination port, and unknown unicast, as well as all multicast/broadcast addressed frames, are flooded to all ports, with the exception of the management port, providing SW\_FWDG\_EN = 1. BPDU frames, are one of the 802.1 reserved multicast addresses that the unmanaged mode floods. For a complete list of the forwarding behavior of the unmanaged address resolution logic, see Table 5 on page 43.

In the BCM5338M mode of operation (SW\_FWDG\_MODE = Managed), all ports are considered network ports and can have STP port state associated with them, these being the following:

- Eight integral 10/100BASE-T ports
- The MII port

The SMP has no STP state associated with it. The MII port, when configured as the in-band management port (IMP), also has no STP state associated with it. The expansion port never has any STP state associated with it. The BCM5338M reacts to the STP state bits as written by the management CPU, as follows (providing SW\_FWDG\_EN = 1):

#### Disable

In this state, all frames received by the port are discarded. The port also does not forward any transmit frames, queued by either BCM5338M eceive network ports, or frames cast by the management entity via the SMP or IMP. Addresses are not learned by ports in the Disabled state. This is the default state that the BCM5338M powers up in when SW\_FWDG\_MODE = Managed.

## **Blocking**

In this state, the MAC port forwards received BPDUs to the designated Management port (SMP or IMP). All other frames received by the port are discarded and the addresses are not learned. The port also does not forward any transmit frames, queued by other BCM5338M receive network ports.

BCM5338M Data Sheet Bridge Management

### Listening

In this state, the MAC port forwards received BPDUs to the designated Management port (SMP or IMP). All other frames received by the port are discarded and the addresses are not learned. The port also does not forward any transmit frames, queued by other BCM5338M receive network ports, but transmits frames cast by the management entity via the MSP or IMP, as expected (such as BPDUs). The Learning and Listening states of all BCM5338M ports are identical. The external management processor running the STP algorithm must distinguish these two states using the STP algorithm, and is able to store the learning and listening state information into the BCM5338M for consistency.

### Learning

In this state, the MAC port forwards received BPDUs to the Management port, transmits BPDUs sent into the Management port, and does not learn incoming frames' MAC addresses. All other frames received by the port are discarded.

### **Forwarding**

In this state, the MAC port forwards received BPDUs to the Management port, transmits BPDUs sent into the Management port, forwards all other frames, and learns all in coming frames' MAC addresses.

Table 6: Multiple Spanning Tree State

| Spanning Tree State                          | Receive BPDU             | Transmit BPDU      | Normal<br>Frame | Address<br>Learning | STP_State        |
|----------------------------------------------|--------------------------|--------------------|-----------------|---------------------|------------------|
| No Spanning Tree or<br>Spanning Tree Disable | Treated as<br>Multicast  | Flood to all ports | Forward         | Learn               | 11 + Global flag |
| Disable State                                | Disabled                 | Disabled,          | Don't Forward   | Don't Learn         | 00               |
| Blocking State                               | Forward to<br>Management | Disabled           | Don't Forward   | Don't Learn         | 01               |
| Listening State                              | Forward to Management    | Enabled            | Don't Forward   | Don't Learn         | 10               |
| Learning State                               | Forward to Management    | Enabled            | Don't Forward   | Don't Learn         | 10               |
| Forwarding State                             | Forward to<br>Management | Enabled            | Forward         | Learn               | 11               |

The Multiple Spanning Tree Protocol (MSTP) enables VLANs to be grouped into a spanning-tree instance, provides for multiple forwarding paths for data traffic, and enables load balancing. It improves the fault tolerance of the network because a failure in one instance (forwarding path) does not affect other instances (forwarding paths). The most common initial deployment of MSTP and RSTP is in the backbone and distribution layers of a Layer 2 switched network; this deployment provides the highly-available network required in a service-provider environment. Both RSTP and MSTP improve the operation of the spanning tree while maintaining backward compatibility with equipment that is based on the (original) 802.1D spanning tree. The BCM5338M can support up to 32 Spanning Trees.

BCM5338M Data Sheet Bridge Management

To support the multiple spanning tree protocol, each spanning tree needs a different status (i.e., Disable, Block, Listen/learn, and forward) for each switch port.

The BCM5338M supports up to 32 spanning trees, so it has 32 Spanning Tree Status registers. The BCM5338M also supports 4K VLANs. Each VLAN entry in the VLAN table has a spanning\_tree\_ID field to indicate the spanning tree status.

To enable multiple spanning trees, complete the following steps:

- 1. Enable 802 1s by setting Table 183 on page 204 bit[2] = 1.
- 2. Set up the VLAN table. Each VID in the VLAN table needs a spanning tree ID field assigned to a preferred spanning tree (defined in one of the MST Table registers, Page 43h).
- **3.** Enable Global MST aging by setting the MST control register bit[1]=1.
- 4. Fill out per spanning tree port status.

There are 32 items in the Table 189 on page 207:

- bits[17:0] of each register are for {mii, port[7:0]}.
- The BCM5338M supports four spanning tree states internally (disable, block, listen/learn, and forward), so
  two bits are encoded for each spanning tree state.
- bit[18] = 1 enables per spanning tree aging on this spanning tree, so each spanning tree's aging can be turned on or off individually.



**Note:** When multiple spanning tree is disabled, the BCM5338M uses the old spanning tree status from Table 22 on page 108 and the Table 23 on page 108.

### **Management Frames**

Management frames received by the BCM5338M are forwarded to the Bridge Management entity (an external CPU or microcontroller) either through the MP or optionally through the MII Port. When the MII is used as the interface to the external management subsystem, the port is referred to as the in-band management port (IMP).



**Note:** When operating in the trimanaged mode, management frames are treated differently, as defined in Table 5 on page 43.

The following frames are forwarded to the Bridge Management entity in the BCM5338M mode:

- BPDU Frames—BPDUs are identified by the bridge group address (01-80-C2-00-00-00) in the destination address field of a frame. The STP\_STATE bits in the "MII/IMP Port Control Register [8]" on page 108 must be configured to permit BPDU reception on a particular port. A BPDU received on such a port is forwarded with the Port the receiving port to the port configured in the Management Port ID register.
- Reserved Multicast Addressed Frames—Frames with 802.1 administered reserved multicast addresses (between 01-80-C2-00-00-02 and 01-80-C2-00-00-0F in their DA field are forwarded only to the management port, with a header which includes the Port ID of the port from which the frame was received. Frames with the All LANs bridge management group address (01-80-C2-00-00-10) as the DA are forwarded to all ports, with the management port again receiving the header information to identify the

BCM5338M Data Sheet Switch Controller

Port ID from which the frame was received.

• Directed Management Agent Frames—Packets with the DA equal to one of the MAC addresses associated with the management port. These addresses are generally entered as Static addresses by the management entity itself.

• Mirrored Frames—Ingress or egress port frames that have been assigned to be mirrored to the management port.

To transmit a frame from the management port, the management agent is responsible to encapsulate the actual management frame which is transmitted in its entirety, within an additional header and FCS field. The definition of this frame format is defined in Figure 14 on page 63. The resolution rules for transmitted management frames are as follows if the header OPCODE (see Table 11 on page 64) indicates that the frame is:

- A Normal unicast or multicast address, then the frame is forwarded according to the address table resolution. Frames with broadcast addresses or multicast addresses not found in the address table are flooded to all ports.
- An Egress Directed frame, then the frame is forwarded to the Port ID identified in the header.

## **Switch Controller**

The core of the BCM5338M device is a cost-effective and high-performance switch controller. The controller manages packet forwarding between the MAC receive and transmit ports through the frame buffer memory with a store and forward architecture. The switch controller encompasses the functions of buffer management, memory arbitration, and transmit descriptor queueing.

# **Buffer Management**

The frame buffer memory is divided into 256 bytes per page. Each packet received may allocated more than one page, of which, six pages are required for storing maximum 1536B frame data. Frame data is stored to the memory block as the packet is received. After reception, the frame is queued to the egress port(s) transmit queue. For unicast frames, following transmission of a packet from the frame buffer memory, the block of memory for the frame is released to the free buffer pool. If the frame is destined to multiple ports, the memory block is not released until all ports complete transmission of the frame.

## **Memory Arbitration**

Processes requesting access to the internal memory include the receive and transmit frame data handlers, address resolution learning and aging functions, and output port queue managers. These processes are arbitrated to provide fair access to the memory and minimize latency of critical processes to provide a completely non-blocking solution.

## **Transmit Output Port Queues**

When the Quality of Service (QoS) function is turned off, the switch controller maintains an output port queue for each port. The queues are located in the internal memory, and the maximum depth of the queue is 512 (512 transmit descriptors). The queue depth becomes smaller for each output port when the QoS function is on. Transmit descriptors are updated after the packet has been received and the destination port resolved. One or two transmit descriptors are assigned to each destination port queue linking the destination with the frame data. Packets that have frame sizes larger than 512 bytes require two transmit descriptors. In the case of multicast and broadcast packets, a transmit descriptor for the packet is assigned to the transmit descriptor queues of multiple ports.

For each port, frames are initiated for transmission with minimum IPG until the transmit descriptor queue of the port is empty.

When the QoS is turned on, the single queue is split into four different-sized priority queues. These four queues are maintained by the switch controller for each transmit port. The weighted fair scheduling is applied to the queues to select frames from all queues and prevent starvation.



Figure 9: Transmit Output Queues

# **Integrated High-Performance Memory**

The BCM5338M includes 256 KB of integrated, high-performance RAM, which stores all packet buffer and address table information and eliminates the need for external memory. This allows for the implementation of extremely low-cost systems.

The internal RAM controller efficiently executes memory transfers and achieves non-blocking performance for up to 24 port applications.

The internal memory is configured to 64-bit data words. All accesses to the memory are 64-bit aligned. The BCM5338M performs a memory test at power-on.

## **Clocking**

The BCM5338M provides simple clock selection. From a single 25 MHz clock input, the device's internal clocks operate at 83 MHz/91 MHz/100 MHz depending on EXPFREQ[1:0]; this affects the operation of the system logic, internal RAM, and expansion port. This option allows for the best trade-offs with respect to performance, cost, and power.

# **MIB Engine**

The MIB Engine is responsible for processing status words received from each port. Based on whether it is a receive status or transmit status, appropriate MIB counters are updated. The BCM5338M implements 35 MIB counters on a per port basis. MIB counters can be categorized into three groups:

- Receive Only Counters
- Transmit Only Counters
- Receive or Transmit Counters

This latter group can as a group be selectively steered to the receive or transmit process on a per port basis. The section below describes each individual counter.

### **MIB Counters Per Port**

Table 7: MIB Counters

| Counters                   | Description of Counter                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Receive Only Counters (16) |                                                                                                                                                                                                                                                                                                                                                                                                      |
| RxDropPkts (32-bit)        | The number of good packets (received by a port) that were dropped due to lack of resources (lack of input buffers) or due to lack of resources before a determination of the validity of the packet was made (e.g., receive FIFO overflow). The counter is only incremented if the receive error was not counted by either the RxExcessSizeDisc, the RxAlignmentErrors, or the RxFCSErrors counters. |
| RxOctets (64-bit)          | The number of bytes of data received by a port (excluding preamble but including FCS), including bad packets.                                                                                                                                                                                                                                                                                        |
| RxBroadcastPkts (32-bit)   | The number of good packets (received by a port) that are directed to the broadcast address. This counter does not include errored broadcast packets or valid multicast packets.                                                                                                                                                                                                                      |
| RxMulticastPkts (32-bit)   | The number of good packets received by a port that are directed to a multicast address. This counter does not include errored multicast packets or valid broadcast packets.                                                                                                                                                                                                                          |
| RxSAChanges (32-kjt)       | The number of times the SA of good receive packets has changed from the previous value. A count greater than 1 generally indicates the port is connected to a repeater based network.                                                                                                                                                                                                                |
| RxUndersizePkts (32-bit)   | The number of good packets received by a port that are less than 64 bytes long (excluding framing bits but including the FCS).                                                                                                                                                                                                                                                                       |

### Table 7: MIB Counters (Cont.)

| inclusive (excluding framing bits but including the FCS).  Note: This counter alone is incremented for packets in the range 1523-1536 bytes inclusive, whereas both this counter and the RxExcessSizeDisc counter are incremented for packets of 1537 bytes and higher.  RxFragments (32-bit)  The number of packets received by a port that are less than 64 bytes (exclud framing bits) and have either an FCS error or an alignment error.  RxJabbers (32-bit)  The number of packets received by a port that are longer than 1522 bytes a have either an FCS error or an alignment error.  The number of good packets received by a port that are addressed to a unic address.  RxAlignmentErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bar FCS with a non-integral number of bytes.  RxFCSErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad for a light of the packets in the packets are length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad for an integral number of bytes.  RxExcessSizeDisc (32-bit)  The number of packets received by a port that are greater than 1536 bytes including framing bits but including FCS).  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  The number of packets of the packets received by a port that are greater than 1536 bytes (excluding framing bits but including from the packets of the  | Counters                   | Description of Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bytes inclusive, whereas both this counter and the RKExcessSizeDisc counter are incremented for packets of 1537 bytes and higher.  RXFragments (32-bit)  The number of packets received by a port that are less than 64 bytes (exclud framing bits) and have either an FCS error or an alignment error.  RXLabbers (32-bit)  The number of packets received by a port that are longer than 1522 bytes a have either an FCS error or an alignment error.  RXUnicastPkts (32-bit)  The number of good packets received by a port that are addressed to a unic address.  RXAlignmentErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes, inclusive, and have a ba FCS with a non-integral number of bytes.  RXFCSErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad for with an integral number of bytes.  RXGGOOdOctets (64-bit)  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  RXExcessSizeDisc (32-bit)  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including FCS).  RXFEXCESSIZEDISC (32-bit)  The number of podo packets received by a port that are greater than 1536 by (excluding framing bits but including FCS).  RXFEXCESSIZEDISC (32-bit)  The number of PAUSE frames received by a port that are greater than 1536 by (excluding framing bits but including FCS). and were discarded due to excessive length.  **Note:** The RXOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkt counter are incremented for packets of 1537 bytes and higher.  RXPAUSEPKtS (32-bit)  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control frame reserved multicast address (01-80-00-00-01) or free unique MAC address associated with the specific po | RxOversizePkts (32-bit)    | The number of good packets received by a port that are greater than 1522 bytes inclusive (excluding framing bits but including the FCS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RXJabbers (32-bit) The number of packets received by a port that are longer than 1522 bytes a have either an FCS error or an alignment error.  RXUnicastPkts (32-bit) The number of good packets received by a port that are addressed to a unic address.  RXAlignmentErrors (32-bit) The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes, inclusive, and have a bar FCS with a non-integral number of bytes.  RXFCSErrors (32-bit) The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bar FCS with a non-integral number of bytes.  RXGOOdOctets (64-bit) The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  RXExcessSizeDisc (32-bit) The total number of bytes in all good packets received by a port that are greater than 1536 by (excluding framing bits but including FCS).  RXFACSERORS (32-bit) The Note: The RXOVersizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RXOVersizePkt counter are incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RXOVersizePkt counter are incremented for packets of 1537 bytes and higher.  RXPausePkts (32-bit) The number of PAUSE frames received by a port. The PAUSE frame must have valid MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a valid MAC control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a valid MAC is only permitted to transmit PAUSE frames when in Full-dup mode, with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indicates a non-compliant transmitting d |                            | <b>Note:</b> This counter alone is incremented for packets in the range 1523-1536 bytes inclusive, whereas both this counter and the RxExcessSizeDisc counter are incremented for packets of 1537 bytes and higher.                                                                                                                                                                                                                                                                                                                                                                                             |
| have either an FCS error or an alignment error.  The number of good packets received by a port that are addressed to a unic address.  RxAlignmentErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes, inclusive, and have a bar FCS with a non-integral number of bytes.  RxFCSErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad fwith an integral number of bytes.  RxGoodOctets (64-bit)  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including the FCS) and were discarded due to excessive length.  Note: The RxOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkt counter are incremented-for packets of 1537 bytes and higher.  RxPausePkts (32-bit)  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control). Frame Ether Type field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a value of the packets of 150 packets in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 Compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-comp | RxFragments (32-bit)       | The number of packets received by a port that are less than 64 bytes (excluding framing bits) and have either an FCS error or an alignment error.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RxAlignmentErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes, inclusive, and have a bar FCS with a non-integral number of bytes.  RxFCSErrors (32-bit)  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad f with an integral number of bytes.  RxGoodOctets (64-bit)  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including the FCS) and were discarded due to excessive length.  Note: The RxOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkt counter are incremented for packets of 1537 bytes and higher.  The number of PAUSE frame EtherType field (88-08h), have a destination MAC address of either the MAC control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a very PAUSE Opcode) (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the netword the carrier event.  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                           | RxJabbers (32-bit)         | The number of packets received by a port that are longer than 1522 bytes and have either an FCS error or an alignment error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| bits but including FCS) between 64 and 1522 bytes, inclusive, and have a bat FCS with a non-integral number of bytes.  The number of packets received by a port that have a length (excluding fram bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad f with an integral number of bytes.  RXGOOdOctets (64-bit)  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including the FCS) and were discarded due to excessive length.  Note: The RXOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RXOversizePk counter are incremented for packets of 1537 bytes and higher.  RXPausePkts (32-bit)  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC control frame EtherType field (88-08h), have a destination MAC address of either the MAC control frame reserved multicast address (01-80-00-001) or the unique MAC address associated with the specific port, a valus PAUSE opcode (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half-full-duple status. An indication that a MAC is in half-duplex with the RXPausePkts incrementing indicates a non-compliant transmitting device on the network more more positive to count all received PAUSE frames, regardless of its half-full-duple status. An indication that a MAC is in half-duplex with the RXPausePkts incrementing indicates a non-compliant transmitting device on the network more more positive to count all received PAUSE frames, regardless of its half-full-duple stat | RxUnicastPkts (32-bit)     | The number of good packets received by a port that are addressed to a unicast address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad f with an integral number of bytes.  The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including the FCS) and were discarded due to excessive length.  **Note:** The RxOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePk counter are incremented for packets of 1537 bytes and higher.  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a very PAUSE Opcode (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half-full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the network least one invalid data symbol was detected. Counter only increment once p carrier event and does not increment on detection of collision during the carrier event.  **RxQoSQPkt* (32-bit*)*  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                           | RxAlignmentErrors (32-bit) | The number of packets received by a port that have a length (excluding framing bits but including FCS) between 64 and 1522 bytes, inclusive, and have a bad FCS with a non-integral number of bytes.                                                                                                                                                                                                                                                                                                                                                                                                            |
| RXExcessSizeDisc (32-bit)  RXExcessSizeDisc (32-bit)  The number of good packets received by a port that are greater than 1536 by (excluding framing bits but including the FCS) and were discarded due to excessive length.  **Note:** The RxOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkt counter are incremented for packets of 1537 bytes and higher.  RxPausePkts (32-bit)  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a vareable Dut including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the network parties one invalid data symbol was detected. Counter only increment once pearrier event and does not increment on detection of collision during the carrier event.  RxQoSQPkt (32-bit)  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RxFCSErrors (32-bit)       | The number of packets received by a port that have a length (excluding framing bits but including FCS) between 64 and 1522 bytes inclusive, and have a bad FCS with an integral number of bytes.                                                                                                                                                                                                                                                                                                                                                                                                                |
| (excluding framing bits but including the FCS) and were discarded due to excessive length.  **Note:** The RxOversizePkts counter alone is incremented for packets in the rar 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkt counter are incremented for packets of 1537 bytes and higher.  **RxPausePkts** (32-bit)**  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a valid Section of the unique MAC address associated with the specific port, a valid Section of the unique MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the network.  **RxSymbolErrors** (32-bit)*  The total number of times a valid length packet was received at a port and least one invalid data symbol was detected. Counter only increment once p carrier event and does not increment on detection of collision during the carrier event.  **RxQoSQPkt** (32-bit)*  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RxGoodOctets (64-bit)      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePk counter are incremented for packets of 1537 bytes and higher.  RxPausePkts (32-bit)  The number of PAUSE frames received by a port. The PAUSE frame must hav valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a valid PAUSE Opcode (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the network.  RxSymbolErrors (32-bit)  The total number of times a valid length packet was received at a port and least one invalid data symbol was detected. Counter only increment once p carrier event and does not increment on detection of collision during the carrier event.  RxQoSQPkt (32-bit)  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RxExcessSizeDisc (32-bit)  | excessive length.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-00-00-01) or the unique MAC address associated with the specific port, a variable Dut including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-dup mode. With flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half-full-duple status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a non-compliant transmitting device on the network.  RxSymbolErrors (32-bit)  The total number of times a valid length packet was received at a port and least one invalid data symbol was detected. Counter only increment once p carrier event and does not increment on detection of collision during the carrier event.  RxQoSQPkt (32-bit)  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1523-1536 bytes inclusive, whereas both this counter and the RxOversizePkts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| least one invalid data symbol was detected. Counter only increment once p carrier event and does not increment on detection of collision during the carrier event.  RxQoSQPkt (32 bit)  The total number of good packets received in any priority, which is specified MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RxPausePkts (32-bit)       | address of either the MAC Control frame reserved multicast address (01-80-C2 00-00-01) or the unique MAC address associated with the specific port, a valid PAUSE Opcode (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an 802.3 compliant MAC is only permitted to transmit PAUSE frames when in Full-duples mode, with flow control enabled, and with the transfer of PAUSE frames determined by the result of auto-negotiation, an 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duplex |
| MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RxSymbolErrors (32-bit)    | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RxQoSQOctet (64-bit) The total number of good bytes received in any priority, which is specified in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RxQoSQPkt (32-bit)         | The total number of good packets received in any priority, which is specified in MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RxQoSQOctet (64-bit)       | The total number of good bytes received in any priority, which is specified in MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 7: MIB Counters (Cont.)

| Counters                      | Description of Counter                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxDropPkts (32-bit)           | This counter is incremented every time a transmit packet is dropped due to lack of resources (e.g., transmit FIFO underflow), or an internal MAC sublayer transmit error not counted by in either the TxLateCollision or the TxExcessiveCollision counters.                                                                                                                                                                              |
| TxOctets (64-bit)             | The total number of good bytes of data transmitted by a port (excluding preamble but including FCS).                                                                                                                                                                                                                                                                                                                                     |
| TxBroadcastPkts (32-bit)      | The number of good packets transmitted by a port that are directed to a broadcast address. This counter does not include errored broadcast packets or valid multicast packets.                                                                                                                                                                                                                                                           |
| TxMulticastPkts (32-bit)      | The number of good packets transmitted by a port that are directed to a multicast address. This counter does not include errored multicast packets or valid broadcast packets.                                                                                                                                                                                                                                                           |
| TxCollisions (32-bit)         | The number of collisions experienced by a port during packet transmissions.                                                                                                                                                                                                                                                                                                                                                              |
| TxUnicastPkts (32-bit)        | The number of good packets transmitted by a port that are addressed to a unicast address.                                                                                                                                                                                                                                                                                                                                                |
| TxSingleCollision (32-bit)    | The number of packets successfully transmitted by a port that experienced exactly one collision.                                                                                                                                                                                                                                                                                                                                         |
| TxMultipleCollision (32-bit)  | The number of packets successfully transmitted by a port that experienced more than one collision.                                                                                                                                                                                                                                                                                                                                       |
| TxDeferredTransmit (32-bit)   | The number of packets transmitted by a port for which the first transmission attempt is delayed because the medium is busy.                                                                                                                                                                                                                                                                                                              |
| TxLateCollision (32-bit)      | The number of times that a collision is detected later than 512 bit-times into the transmission of a packet.                                                                                                                                                                                                                                                                                                                             |
| TxExcessiveCollision (32-bit) | The number of packets that are not transmitted from a port because the packet experienced 16 transmission attempts.                                                                                                                                                                                                                                                                                                                      |
| TxPausePkts (32-bit)          | The number of PAUSE frames transmitted by a port. The MAC resolve to Full-duplex mode, with 802.3x flow control PAUSE frame exchange enabled at the completion of auto-negotiation.                                                                                                                                                                                                                                                      |
| TxFrameInDisc (32-bit)        | The number of valid packets received which are discarded by the forwarding process the to lack of space on an output queue (i.e., not maintained or reported in the MIB counters). Located in the Congestion Management registers (Page OAh). This attribute only increments if a network device is not acting in compliance with a flow control request, or the BCM5338M internal flow control/buffering scheme has been misconfigured. |
| TxQoSQPkt (32-bit)            | the total number of good packets transmitted on any queue, which is specified in MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                          |
| TxQoSQOctet (64-bit)          | The total number of good bytes transmitted on any queue, which is specified in MIB Queue Select register when QoS is enabled.                                                                                                                                                                                                                                                                                                            |
| Transmit or Receive Counters  | s (6)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Pkts64Octets (32-bit)         | The number of packets (including error packets) that are 64 bytes long.                                                                                                                                                                                                                                                                                                                                                                  |
| Pkts65to127Octets (32-bit)    | The number of packets (including error packets) that are between 65 and 127 bytes long.                                                                                                                                                                                                                                                                                                                                                  |
| Pkts128to255Octets (32-bit)   | The number of packets (including error packets) that are between 128 and 255 bytes long.                                                                                                                                                                                                                                                                                                                                                 |

Table 7: MIB Counters (Cont.)

| Counters                      | Description of Counter                                                                     |
|-------------------------------|--------------------------------------------------------------------------------------------|
| Pkts256to511Octets (32-bit)   | The number of packets (including error packets) that are between 256 and 511 bytes long.   |
| Pkts512to1023Octets (32-bit)  | The number of packets (including error packets) that are between 512 and 1023 bytes long.  |
| Pkts1024to1522Octets (32-bit) | The number of packets (including error packets) that are between 1024 and 1522 bytes long. |

Table 8 identifies the mapping of the BCM5338M MIB counters and their generic mnemonics to the specific counters and mnemonics for each of the key IETF MIBs which are supported.



**Note:** This is defined where there is a direct mapping, but there are several additional statistics counters that are indirectly supported and make up the full complement of the counters required to fully support each MIB (shown in Table 9 on page 57).

Table 10 on page 57 identifies the additional counters supported by the BCM5338M and references the specific standard or reason for the inclusion of the counter.

Table 8: Directly Supported MYB Counters

| stPkts  |
|---------|
| st Pkts |
|         |
| zePkts  |
| ePkts   |
| ents    |
|         |
|         |
|         |
|         |
|         |
|         |
|         |
|         |
|         |
|         |
|         |
|         |

Table 8: Directly Supported MIB Counters (Cont.)

| MIB                   | Ethernet-Like MIB<br>RFC 1643          | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757           |  |  |
|-----------------------|----------------------------------------|------------------------|-----------------------------------|--------------------------------|--|--|
| TxDropPkts            | dot3StatsInternalMACTransmit<br>Errors | -                      | ifOutDiscards                     | -                              |  |  |
| TxOctets              | -                                      | -                      | ifOutOctets<br>Note 3             | -                              |  |  |
| Note 1                | -                                      | dot1dTpPortOutFrames   | _                                 | -                              |  |  |
| TxBroadcastPkts       | -                                      | _                      | if Out Broad cast Pkts            | -                              |  |  |
| TxMulticastPkts       | -                                      | -                      | ifOutMulticastPkts                | -                              |  |  |
| TxCollisions          | -                                      | -                      | _                                 | etherStatsCollisions           |  |  |
| TxUnicastPkts         | -                                      | _                      | ifOutUcastPkts (                  | <u> </u>                       |  |  |
| TxSingleCollision     | dot3StatsSingle CollisionFrames        | ; –                    | - <i>Un</i>                       |                                |  |  |
| TxMultipleCollision   | dot3StatsMultiple<br>CollisionFrames   | -                      | -                                 | <i>_</i>                       |  |  |
| TxDeferredTransmit    | dot3StatsDeferred<br>Transmissions     | -                      | -                                 | -                              |  |  |
| TxLateCollision       | dot3StatsLate Collision                | _                      | - \                               | _                              |  |  |
| TxExcessiveCollision  | dot3StatsExcessive Collision           | -                      | _                                 | -                              |  |  |
| TxFrameInDisc         | Note 2                                 | Note 2                 | Note 2                            | Note 2                         |  |  |
| TxPausePkts           | Note 2                                 | Note 2                 | Note 2                            | Note 2                         |  |  |
| Note 4                | dot3StatsCarrier SenseErrors           | -                      | _                                 | _                              |  |  |
| Note 1                | -                                      | - , (2)                | ifOutErrors                       | _                              |  |  |
| Pkts64Octets          | -                                      | -                      | _                                 | etherStatsPkt64 Octets         |  |  |
| Pkts65to127Octets     | -                                      | -                      | -                                 | etherStatsPkt65to127Octet s    |  |  |
| Pkts128to255Octets    | -                                      | -                      | -                                 | etherStatsPkt128to255Octe ts   |  |  |
| Pkts256to511Octets    | -                                      |                        | -                                 | etherStatsPkt256to511Octe ts   |  |  |
| Pkts512to1023Octet    | -                                      |                        | -                                 | etherStatsPkt512to1023Oct ets  |  |  |
| Pkts1024to1522Oct ets | -                                      | -                      | -                                 | etherStatsPkt1024to15220 ctets |  |  |
| Note 1                | -                                      | -                      | _                                 | etherStatsDrop Events          |  |  |
| Note 1                | -                                      | -                      | _                                 | etherStatsPkts                 |  |  |
| Note 1                | -                                      | -                      | _                                 | etherStatsCRCAlignErrors       |  |  |
| Note 4                | dot3StatsSQETest Errors                | -                      | -                                 | -                              |  |  |

Note 1: Derived by summing two or more of the supported counters. For specific details, see Table 9 on page 57.

Note 2: Extensions required by recent Standards developments or BCM5338M operation specifics.

Note 3: The MIB II Interfaces specification for ifOutOctets includes preamble/SFD and errored bytes. Because 802.3 compliant MACs have not requirement to keep frack of the number of transmit bytes in an errored frame, this count is impossible to maintain. The TxOctets maintained by the BCM\$338M are consistent with good bytes transmitted, excluding preamble but including FCS. The count can be adjusted to match nore closely the ifOutOctets definition by adding the preamble for TxGoodPkts, and possibly an estimate of the octets involved in TxCollisions and TxLateCollision.

**Note 4:** The attributes TxCarrierSenseErrors and TxSQETestErrors are not supported in the BCM5338M. These attributes were originally defined to support coax-based AUI transceivers. The BCM5338M's integrated transceiver design means these error conditions are eliminated will's intending to support such counters should return a value of zero or are not supported.



Table 9: Indirectly Supported MIB Counters

| MIB                                                                                      | Ethernet-Like MIB<br>RFC 1643 | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757         |
|------------------------------------------------------------------------------------------|-------------------------------|------------------------|-----------------------------------|------------------------------|
| RxErrorPkts = RxAlignmentErrors + RxFCSErrors + RxFragments + RxOversizePkts + RxJabbers | -                             | -                      | ifInErrors                        | -                            |
| RxGoodPkts =                                                                             | _                             | dot1dTpPortIn Frames   | -                                 | -                            |
| RxUnicastPkts +                                                                          |                               |                        |                                   |                              |
| RxMulticastPkts +<br>RxBroadcastPkts                                                     |                               |                        |                                   | )                            |
| DropEvents = RxDropPkts + TxDropPkts                                                     | -                             | -                      | -                                 | etherStatsDrop Events        |
| RxTotalPkts =                                                                            | -                             | -                      | -                                 | etherStatsPkts               |
| RxGoodPkts +<br>RxErrorPkts                                                              |                               |                        |                                   |                              |
| RxCRCAlignErrors = RxCRCErrors + RxAlignmentErrors                                       | -                             | -                      | -                                 | etherStatsCRCAlignError<br>s |
| NA - 5318 cannot suffer this error - return as zero                                      | dot3StatsSQETest Errors       | -                      | _                                 | -                            |
| RxFramesTooLong =<br>RxOversizePkts +<br>RxJabber                                        | dot3StatsFrameToo<br>Longs    | -                      | -                                 | -                            |
| TxGoodPkts = TxUnicastPkts + TxMulticastPkts +                                           | -                             | dot1dTpPortOut Frames  | s <b>-</b>                        | -                            |
| TxBroadcastPkts                                                                          |                               |                        |                                   |                              |
| TxErrorPkts = TxExcessiveCollision + TxLateCollision Note 1                              | -                             | <u> </u>               | ifOutErrors                       | -                            |

Note 1: The number of packets transmitted from a port which experienced late collision, or excessive collision. While for some media types in half-duplex operation, frames that experience carrier sense errors are also summed in this counter, the BCM5338M's integrated design means this error condition is eliminated.

Table 10: Supported MIB Extensions

| MIB              | Appropriate Standards Reference                                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxSAChanges      | IEEE 802.3u Clause 30 - Repeater Port Managed Object Class SourceAddressChanges.                                                                                                                                    |
| RxExcessSizeDisc | \$318 Specific - The BCM5338M cannot store packets in excess of 1536 bytes (excluding preamble/SFD, but including FCS). This counter indicates packets that were discarded by the BCM5338M due to excessive length. |
| RxPausePkts      | IEEE 802.3x Clause 30 - PAUSE Entity Managed Object Class—aPAUSEMACCtrlFramesReceived.                                                                                                                              |

BCM5338M Data Sheet MIB Autocast

Table 10: Supported MIB Extensions (Cont.)

| MIB            | Appropriate Standards Reference                                                             |
|----------------|---------------------------------------------------------------------------------------------|
| RxSymbolErrors | IEEE 802.3u Clause 30 - Repeater Port Managed Object Class — aSymbolErrorDuringPacket.      |
| TxFrameInDisc  | Internal diagnostic use for optimization of flow control and buffer allocation algorithm.   |
| TxPausePkts    | IEEE 802.3x Clause 30 - PAUSE Entity Managed Object Class — aPAUSEMACCtrlFramesTransmitted. |

### **MIB Autocast**

The BCM5338M supports a unique MIB autocast feature that allows a low-cost manageable switch to be constructed either without any additional CPU requirement, or with a very minimal microcontroller. When this feature is configured, the BCM5338M routinely packs the MIB statistics counters from each port into a legal Ethernet frame, and autocasts these frames to a configurable number of ports on the device. Using this feature, an external entity can capture these frames and use them in any way to monitor the performance of the switch and/or network.

Using MIB Autocast, management information is conveyed with no impact on the system cost of the switch, using the existing in-band network. The MIB Autocast frames can be captured and processed, stored, or analyzed as a background activity in any of the existing network nodes.

The format of the MIB Autocast transmit frame is shown in Figure 10. The BCM5338M allows complete flexibility of the frame header, including the DA and SA fields, the Type field, and any additional protocol header fields that are required to ensure delivery of the frame to the preferred end station (i.e., routing information). See the definitions in the Management Mode registers and the MIB Autocast registers for an explanation of the default and programmable parameters for MIB Autocast.

|                                                                 |                                                           |                              | Z V       | > |               |                       |                       |                       |                        |     |
|-----------------------------------------------------------------|-----------------------------------------------------------|------------------------------|-----------|---|---------------|-----------------------|-----------------------|-----------------------|------------------------|-----|
| Destination<br>Address<br>(from MIB<br>Autocast<br>DA register) | Source<br>Address<br>(from MIB<br>Autocast<br>SA register | Autocast<br>Typeregis<br>er) | Autocast) |   | Port<br>State | MIB<br>Statistic<br>1 | MIB<br>Statistic<br>2 | MIB<br>Statistic<br>3 | MIB<br>Statistic<br>35 | FCS |
|                                                                 |                                                           |                              |           |   |               |                       |                       |                       |                        |     |

Figure 10: Transmit MIB Autocast Frame Format

The MIB Autocast mechanism can be configured to forward to any port or port group. This includes the ability to cast frames only at the local CPU, attached via the management port of choice. This can be used to offload routine processor reads on the MIB registers.

**Note:** For details in MIB Autocast setup, refer to the *BCM5308M/BCM531X/BCM532X 10/100BASE-T/TX Managed Switches Technical Information* document (5308M\_531X\_532XTI1XX-R).

Access of the MIB counters via the SPI interface does not work correctly when MIB Autocast is enabled.

## **MII Port**

The BCM5338M provides a fully 802.3u compatible MII interface as an additional network port. The port can be configured to operate differently dependent on the programming of the internal registers.

#### MII MAC Port

In its default mode after power-up, the MII operates as a normal MAC-based MII port, capable of interfacing directly to an external TX or FX transceiver. The port incorporates a ninth internal MAC and functions identically to the integrated 10/100 ports. Frames are forwarded to the port under control of the forwarding model defined in Table 5 on page 43, dependent on the state of the SW\_FWDG\_MODE to the "Switch Mode Register" on page 110, and dependent on the state of the frame management port in the "Global Management Configuration Register" on page 119.

Predecessors of the BCM5338M device allowed the MII management signals MDC/MDIO) to interrogate the internal MII registers associated with the integrated 10/100 Mbps PHYs. The BCM5338M can still support this mode, in which case configuration of the integrated PHYs requires the 2.5 MHz clock to be supplied to the BCM5338M MDC pin and any external MII-connected transceiver, and the external management device controls MDIO to select and configure all the PHYs appropriately. To operate in this mode, the external transceiver needs to support some signals in addition to the standard MII signals, so that the state of the external transceiver can be monitored by the BCM5338M. Individual active-low Link, Speed (100 Mbps), Duplex, and link partner Flow Control mode signals from the transceiver should be provided. An MII-based single 10/100 Mbps PHY, such as the BCM5202, provides these additional signals. With these additional signals, the BCM5338M generates port LEDs for the external MII-based PHY, equivalent to the LEDs of the internal transceivers.

The more typical use of the MII in a BCM5338M implementation is that the device is managed via the SMP. In this case, on sensing activity of the SMP, the BCM5338M takes control of the MII management pins and sources the 2.5 MHz clock signal for MDC. The external RHY can be accessed by the management entity, since its MII registers are aliased to the Port 8 MII registers (Page 18h). Access to MII registers in this page in the register map automatically generates an MDLO MDC request to the external MII-based transceiver, allowing configuration control and status monitoring of the off-chip PHY port. The MII port uses the unique PHY address of A#A#\_000, where A#A# is the bit inversion of the CHIP ID[1:0] bits. So the MII PHY address for CHIP ID[1:0] = 01 would be 10\_000. The external PHY must be programmed/strapped to respond to the CHIP ID dependent PHY address. See Table 16 on page 86 in the MII Management section for additional detail on internal and external PHY address values.

When an external transceiver's connected to the BCM5338M MII port and managed by the MDC/MDIO lines, the state of the link, speed, full/half-duplex and link partner flow control capabilities (among many others) can all be accessed via software and need not be provided as hardware pins. In order to preserve LED display capabilities for the Mil port, an additional alias register is provided in the "Control Registers" on page 107 (Page 0h), defined as the "MII Port State Override Register" on page 111 (Address 0Eh). This allows the state of the aforementioned status bits to be read from the external PHY and then written to this register, so that consistent LED status information for all nine 10/100 ports can be preserved.

If no Mit based external transceiver is present, page 18h of the register space is not present and returns indeterminate data when read.

#### **Reverse MII Port**

BCM5338M device includes an enhanced MII mode that supports direct MAC-to-MAC connectivity. The BCM5338M device supports a software-selectable Reverse MII mode, which makes the BCM5338M MII interface appear as a 100 Mbps full-duplex PHY MII, as seen by the external MAC.

To support this RvMII mode, the clock-to-data timing has been modified. The TXC/RXC input clocks become 25 MHz clock outputs (identical to those of a PHY MII) that only support a 100 Mbps MII interface.

RvMII mode is enabled by setting RvMII\_EN, bit 4 of Table 26 on page 111.



Figure 11: MAC-to-MAC MII Connection



**BROADCOM**®

### **Turbo MII**

The MII port can be run at speeds up to 50 MHz to create a 48-port design (blocking). The MII port acts as a stacking port that can transfer up to 200 Mb/s. The basic block diagram can be seen in Figure 12. Flow control between the two rings across the Turbo MII bus is not supported.



Figure 12: Turbo MII Block Diagram





Figure 13: Turbo MII Connections Between BCM5338M

## **Management Port**

The BCM5338M provides the capability to operate as a 11-port device. This allows the nine internal MAC ports and the SMP to operate simultaneously.

The dedicated MII port can be used as a high speed connection to transfer management packets to the external management agent. The MII port can be connected to a transceiver (such as a BCM5202) or directly to a MAC device with an MII, as illustrated in Figure (1) pn page 60.

The SMP can also be designated as the management port, although its limited bandwidth means additional care must be taken when configuring advanced management features, such as port mirroring. Additional filtering can be configured so that a smaller number of the received frames are forwarded to the SMP or MII ports to allow for this. The SMP is always required for register configuration and status read/write of the internal registers. However, the MII or the SMP can be selected as the management port, using the frame management port bits in the Gobal Management Configuration register, and the Management Port ID register. When the MII port is defined as the Frame Management Port, it is referred to as the in-band management port (IMP).

The IMP can be used as a full-duplex 100 Mbps port, allowing substantially higher bandwidth than the SMP, which can be used to forward management information to the external management agent, such as BPDUs, mirrored frames, or frames addressed to other Static address entries that have been identified as of special interest to the management system.

Regardless of whether the SMP or IMP is defined as the frame management port, normal frame data is forwarded to the port based on the state of the RX\_UCST\_EN, RX\_MCST\_EN and RX\_BCST\_EN bits in the associated Port Control register. If these bits are cleared, no frame data is forwarded to the frame management port, with the exception of frames meeting the mirror ingress/egress rules criteria, which are always forwarded to the designated frame management port.

The BCM5338M device intrusively tags frames destined to the management entity to allow the identity of the originating ingress port of a frame to be retained. Additional header information is inserted into the original frame, between the original SA field and Type/Length fields. The tag includes the BRCM Type (8874h) field and the BRCM Tag field. A recalculated FCS is appended to the resultant frame, before the frame is transmitted on the TXD lines. The Management frame format is defined in Figure 14.

| Destination | Source  | BRCM Type | BRCM Tag  | Original    | Frame Data | Original FCS | Recalculated |
|-------------|---------|-----------|-----------|-------------|------------|--------------|--------------|
| Address     | Address | (8874h)   | (32 bits) | Type/Length |            |              | FCS          |

Figure 14: Transmit/Receive Frame Format Over Management Port

Similarly, the host system must insert the BRCM Type/Length and Tag fields into frames it wishes to send into the management port, to be routed to specific egress ports. The OPCODE within the Tag field determines how the frame is handled, and allows frames to be forwarded using the normal address lookup or via a Port ID designation within the Tag.



**Note:** The FCS (outer) is ignored by the BCM5338M device. However the management entity is still supposed to provide 4 bytes of any data as a place holder. Only the final outgoing FCS (inner) is required.

Both the inner and outer FCS can be ignored by setting register Page 34h, offset 05h, bits 1 and 0 to a value of 1. Remember that a placeholder for the inner and outer CRCs must still be sent in with the management packet.

The BRCM Tag and BRCM Type/Length fields are transmitted with the convention of highest significant octet first, followed by next lowest significant octet, and so on, and with the least significant bit of each octet transmitted out from the MAC first. So for the BRCM Type/Length field in Table 15 on page 63, the most significant octet would be transmitted first (bits 24:31), with bit 24 being the first bit transmitted.

Figure 15 shows the format of the BRCM Tag field. The OPCODE field slightly modifies the use and validity of some fields in the Tag. Table 12 on page 64 defines the supported OPCODEs and Table 12 on page 64 identifies each of the other fields in the BRCM Tag in detail.

| 31 29                   | 28  | 27 | 26 16             | 15 | 12       | 11 10    | 9 8        | 7 6      | 5 4       | 3 | 3 2   | 1      | C |
|-------------------------|-----|----|-------------------|----|----------|----------|------------|----------|-----------|---|-------|--------|---|
| Opcode=Unicast          | MIR | МО | Frame Octet Count |    | Reserved | Reserved | Dest Devld | Reserved | Src Devlo | ı | Src I | PortId |   |
| Opcode=Multicast        | MIR | МО | Frame Octet Count |    | Reserved | Reserved | Reserved   | Reserved | Src Devlo | ı | Src I | PortId |   |
| Opcode=Egress Directed  | MIR | МО | Frame Octet Count |    | Reserved | Reserved | Dest Devld | Reserved | Src Devlo | ı | Dest  | PortId |   |
| Opcode=Ingress Directed | MIR | МО | Frame Octet Count |    | Reserved | Reserved |            | Reserved | Src Devlo | ı | Src I | PortId |   |

Figure 15: BRCM Tag Format

Table 11: OPCODE Field in BRCM Tag for Management Port Frame

| OpCodes | Name              | Description                                                                                                                                                                                                                                                                                                                                    |
|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000     | Unicast/Multicast | Normal unicast and multicast frames are forwarded using the address table lookup of the DA contained in the frame. If the address is unknown, the frame is flooded. The Source Device ID and Source Port ID fields in the BRCM Tag are required for the learning process. The management port may transmit or receive frames with this format. |
| 001     | Reserved          | Reserved.                                                                                                                                                                                                                                                                                                                                      |
| 010     | Egress Directed   | An Egress Directed frame is sent by the host management system into the SMP or the IMP port, and is fowarded to the Egress Port specified in the Destination Device ID and Destination Port ID fields in the BRCM Tag.                                                                                                                         |
| 0 1 1   | Ingress Directed  | Frame received at an ingress port which had a destination address corresponding either to the Bridge Group Address or the All LAN Bridge Management Group Address. The Source Device ID and Source Port ID identify the ingress port the frame was initially received on.                                                                      |
| 1 x x   | Reserved          | Reserved.                                                                                                                                                                                                                                                                                                                                      |

Table 12: Fields in BRCM Tag for Management Port Frame

|             |                       | // \/ •                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field       | Name                  | Description                                                                                                                                                                                                                                                                                                                                                 |
| MIR         | Mirror Bit            | The Mirror Bit tag is applied at the mirrored port. Ingress data received at an Ingress Mirror Port be classified as standard frame type (i.e., Unicast, Multicast, Ingress Frame-BPDU, and so on). Egress data transmitted at an Egress Mirror Port is classified there—mirrored egress frames are classified as standard frame types at the ingress port. |
| МО          | Mirror Only           | Indicates to ARL that the frame should only be forwarded to Mirroring port.                                                                                                                                                                                                                                                                                 |
|             | Frame Octet Count     | This 11-bit field incorporates the Octet Count of the entire Ethernet frame octet count starting at the DA field and inclusive of CRC, but not including the BRCM Type, BRCM Tag, and recalculated FCS.                                                                                                                                                     |
| Dest DevId  | Destination Device ID | A 2-bit Chip ID field which indicates the destination Chip ID for Egress Directed frames.                                                                                                                                                                                                                                                                   |
| Dest Portid | Destination Port D    | Indicates the destination Port ID for Egress Directed frames.                                                                                                                                                                                                                                                                                               |
| Reserved    | Reserved              | 00.                                                                                                                                                                                                                                                                                                                                                         |
| Src Portid  | Source Port ID        | Indicates the source Port ID for ingress directed frames.                                                                                                                                                                                                                                                                                                   |



BCM5338M Data Sheet Expansion Interface

## **Expansion Interface**

The BCM5338M provides an independent expansion port and MII port on separate pins, allowing all nine MAC ports, as well as the expansion port, to operate simultaneously.

Packets are forwarded to the expansion port following address resolution and frame buffering to memory. All eleven ports 8 x 10/100BASE-T, 1 x MII, expansion port and SMP maintain a transmit descriptor queue in the same manner.

The port uses a Full-duplex interface with 16-bit in and out data buses running at 83 MHz to provide up to 2.66 Gbps of bandwidth. The signals provided support a direct connection to a second BCM5338M device as shown in Figure 16 on page 66. For further expansion, the port may be configured as a daisy chain with additional BCM5338Ms as shown in Figure 17 on page 67. This enables the development of a glueless 24-port switch systems with non-blocking performance.

Frames are forwarded to the expansion port in the order queued. All bytes of each frame are transmitted before initiating the transfer of a second frame. Frames may be fragmented into 32-byte bursts across the expansion interface depending on the status of the ready signal (ERDYQ). When ERDYO is deasserted, frame forwarding stops at the end of the current 32-byte burst.



**Note:** The ERDYO/ERDYI signalling runs in the opposite direction to the rest of the expansion bus signalling.

Frames received via the expansion interface are processed as follows:

- 1. The first 32 bits of the transfer are the header of the frame and contain the source ID and the frame length. The source CHIPID is saved for address learning.
- **2.** Address resolution determines the destination port of the frame by using the destination address within the frame. Concurrently, the frame is buffered to memory
- **3.** After the frame has been buffered to memory, the transmit descriptor queue(s) of the destination port(s) are updated.
- **4.** The SA is learned by the receiving RCM5338M and saved to the local address table according to the learning rules. The transmit port ID field with a address table entry is assigned to be the source CHIP ID saved from the 16-bit header. Subsequent packets received at a local port with a matching DA are forwarded to the expansion port.

BROADCOM®

BCM5338M Data Sheet Expansion Interface



Figure 16: Expansion Port Interface with Two BCM5338M



BCM5338M Data Sheet Expansion Interface



Figure 17: Expansion Port Interface with Daisy-Chained BCM5338Ms

9/1/2010 EBX3W



## **Port Mirroring**

The BCM5338M supports port mirroring, allowing any port's ingress and/or egress traffic to be mirrored to a predefined mirror capture port. In a BCM5338M-based system, a single port must be assigned as the mirror capture port. This can be any of the following ports:

- 10/100
- MII/IMP
- SMP

The BCM5338M can be configured to mirror or capture ingress traffic, egress traffic, or both, for any port(s). Mirroring multiple ports is possible but can create congestion at the mirror capture port.



**Note:** Trunking ports cannot be selected as the mirror capture port.

**Note:** If the SMP is the mirror capture port, or multiple ports are being mirrored to the IMP, then filtering should be used to reduce traffic congestion and possible loss of mirrored data.

## **Configuring Port Mirroring**

Port mirroring is configured using a set of registers located in the Table 44 on page 118.

Port Mirroring is enabled by setting the MIRROR\_ENABLE bit in the "Mirror Capture Control" on page 121 for all BCM5338M devices within the system. This allows intermediate BCM5338Ms between the mirroring port and the mirror capture port to forward mirrored traffic to the mirror capture port. It is necessary to configure the mirror capture port in all BCM5338M devices, but only one chip has the MIRROR\_CAPTURE\_PORT[10:0] mask set to a network port or the frame management port. These devices then forward mirrored traffic to the expansion port, and the traffic is passed on until it is removed and sent to the mirror capture port by the BCM5338M device that physically owns the mirror capture port.

There is no restriction on the physical location of the mirror capture port, other than there can only be one in any BCM5338M-based system. This allows the internal frame management port to be used as the mirror capture port, in which case additional software resides in the host to process and/or analyze the mirrored data. An external 10/100BASE-T/TX network port or an MII port can also be used, in which case an external probe would likely be attached to capture the mirrored traffic.



BROADCOM®

## **Ingress Mirror Rules**

Ingress mirror rules are the collective set of port snooping, MAC address, and filter operations that are applied to traffic received at a switch port. The Ingress Mirror Rules are programed using three registers, the "Ingress Mirror Control" on page 122, the "Ingress Mirror Divider" on page 122, and the "Ingress Mirror MAC Address" on page 123.

The Ingress Mirror Control register is used to set the type of filtering to be applied to the receive traffic and to which port(s) this applies. The IN MIRROR FILTER bits select among the following:

- Mirror all received frames
- Mirror transmitted frames with DA=x
- Mirror received frames with SA=y

where y is the 48-bit MAC address programmed into the Ingress Mirror MAC register.

The IN\_MIRROR\_MASK[10:0] bits in the Ingress Mirror Control register define the receive ports in an individual BCM5338M device to be monitored.



**Note:** Any number of receive ports can be programmed to be mirrored, but bandwidth restrictions on the mirror capture port require that this capability be used with appropriate caution, so as not to cause congestion or packet loss

The IN\_DIV\_EN bit in the Ingress Mirror Control register allows further statistical sampling to be performed. When IN\_DIV\_EN = 0, the IN\_MIRROR\_FILTER and the IN\_MIRROR\_MASK rules are applied to the receive port traffic as described above. When IN\_DIV\_EN = 1, the receive frames that pass the initial filter are divided by the value IN\_MIRROR\_DIV, which is a 10-bit value stored in the Ingress Mirror Divider register. This allows the following additional capabilities:

- Mirror every n<sup>th</sup> received frame
- Mirror every n<sup>th</sup> transmitted frame with DA
- Mirror every n<sup>th</sup> received frame with SA

where  $n = IN\_MIRROR\_DIV$  value.

When multiple receive ports on a single chip (including the Expansion port) have been enabled in the IN\_MIRROR\_MASK, the cumulative total packet count received from all ports is divided by the value of IN MIRROR DIV to deliver the nth receive frame to the mirror capture port.

## **Egress Mirror Rules**

Egress mirror rules are the collective set of port snooping, MAC address and filter operations that are applied to traffic transmitted from a switch port. The Egress Mirror Rules are programed using three registers, the "Egress Mirror Control" on page 123, the "Egress Mirror Divider" on page 124, and the "Egress Mirror MAC Address" on page 124.

The Egress Mirror Control register is used to set the type of filtering to be applied to the transmit traffic and to which port(s) this applies. The OUT\_MIRROR\_FILTER bits select among the following:

- Mirror all transmitted frames
- Mirror transmitted frames with DA=x
- Mirror transmitted frames with SA=y

Where x and y are the 48-bit MAC address programmed into the Egress Mirror MAC register.

The OUT\_MIRROR\_MASK[10:0] bits in the Egress Mirror Control register define the transmit ports in an individual BCM5338M device to be monitored.



**Note:** Any number of transmit ports can be programmed to be mirrored, but bandwidth restrictions on the mirror capture port require that this capability is used with appropriate caution, in order not to cause congestion or packet loss.

The OUT\_DIV\_OUT bit in the Egress Mirror Control register allows further statistical sampling to be performed. When OUT\_DIV\_EN =0, the OUT\_MIRROR\_FILTER and the OUT\_MIRROR\_MASK rules are applied to the transmit port traffic as described above. When OUT\_DIV\_EN = 1, the transmit frames that pass the initial filter are divided by the value OUT\_MIRROR\_DIV, which is a 10-bit value stored in the Egress Mirror Divider register. This allows the following additional capabilities:

- Mirror every n<sup>th</sup> transmitted frame
- Mirror every n<sup>th</sup> transmitted frame with DA
- Mirror every n<sup>th</sup> transmitted frame with SA=y

...where n = OUT\_MIRROR\_DIV value.

When multiple ports on a single chip (including the Expansion port) have been enabled in the OUT\_MIRROR\_MASK, the cumulative total packet count transmitted from all mirrored ports are divided by the value of OUT\_MIRROR\_DIV to deliver the n<sup>th</sup> transmit frame to the mirror capture port.

BROADCOM®



Figure 18: Simple Port Mirroring Example

Chip 1 is configured to have the mirror capture port as port m. Chip 2 is configured to have receive traffic mirrored from port i, and the mirror capture port as the expansion port. Chip 0 is configured to have transmit traffic mirrored from port j, and the mirror capture port as the expansion port. Traffic received at port i on chip 2 is mirrored to the mirror capture port on chip 1 via the expansion port, even though it is still transmitted at its normal destination. Traffic transmitted at port j of chip to mirrored to the mirror capture port on chip 1 via the expansion port, even though it was received on a different chip. Special cases:

If the frame needs to go out to the expansion port, there are 2 bits in the expansion port header field that identify how the frame should be treated:

- The mirror (MIR) bit indicates the frame was classified as a mirrored frame at the ingress port.
- The mirror only (MO) bit Indicates to the ARL that the frame should only be forwarded to mirror capture port.

These bits are used to determine:

- A forwarded frame—if a forwarded frame is received from the expansion port, apply the normal filtering rules for forwarding frame, or
- A mirrored frame—if a mirrored frame is received from the expansion port, forward this frame directly to the mirroring port, or
- A mirrored frame that is also a forwarded frame—forward this frame to both the mirror capture port and
  the destination port. If the forwarding and mirroring decision is the same egress port, then only one frame
  is forwarded to the egress port.

If the SMP is the frame management port but not the mirror capture port, the SMP Control register bits RX\_BCST\_EN, RX\_MCST\_EN and RX\_UCST\_EN, turns on/off the forwarding of broadcast, multicast and unicast frames respectively, MP. If the SMP is also configured as the mirror capture port for the system and the Ingress/ Egress Mirror Rules match a frame, it is forwarded to the SMP regardless of the state of the RX\_BCST\_EN, RX\_MCST\_EN and RX\_UCST\_EN bits.

BCM5338M Data Sheet IGMP Snooping

A port that receives frames that would normally result in a decision not to forward the frame (i.e., both the DA and SA are attached to the same port) causes a frame to be forwarded to the mirror capture port if the Ingress mirror rules have been configured to mirror that port, DA, or SA.



**Note:** For Traffic Mirroring in multiple chip configurations, there may be some limitations based upon the traffic flow between the chips.

# **IGMP Snooping**

IGMP is a commonly used protocol to transmit video and multimedia streams over IP. When enable IGMP IP layer snooping is set in the Global Configuration register (page 0x02, register 0x00), the BCM5338M looks in the protocol field of the IP header for each packet to trap IGMP control packets and forwards them to the management port. The management CPU can then determine from the IGMP control packets which port should participate in the multigroup session by programming the multicast address in the ARL table or the Multiport Address 1/2 registers and the Multiport Vector 1/2 registers.

### **Protected Ports**

Traffic between protected port group members is blocked. Traffic can only be sent from protected ports to unprotected ports. An unprotected port can send traffic to any other port. Several applications can benefit from protected ports:

- Aggregator
  - **Example:** If ports[4:2] are grouped as protected ports, then all port[4:2] traffic can be aggregated to port 1. Mcast, Bcast, and DLF traffic on ports[4:2] is not/flooded, it only forwards to port1.
- To avoid certain user (ports) seeing important/information on a server port, make that server port and those unsecured port protected ports. This way, those unsecured ports can never see traffic on the server port.

The BCM5338M has the Table 30 on page 113 which can be used to select a group of ports as protected.

## **WAN Port**

See Table 29 on page 112. If a port is selected as a WAN port, then all that port's traffic is forwarded to the CPU port only. All non-WAN port traffic from local ports do not flood to the WAN port.

To avoid CPU Mcast, Bcact, and DLF packets flooding to the WAN port, the BCM5338M can limit CPU traffic to the WAN port by setting the WAN Port Select Reg[9] = 1 so only egress directed frames (from the CPU) can go to the WAN port A non-egress-direct frame from the CPU (including DLF, Mcast, and Bcast) does not go to WAN port, so the WAN port is not flooded with unrelated frames. If the CPU needs to send a frame to the WAN port, it should use egress-direct frames.



**Note:** If WAN Port Select Reg[9] = 0, then the WAN port is flooded with DLF, Mcast, and Bcast from the CPU port if the CPU uses non-egress-direct frames to access a non-WAN port.

Only the ports on CHIPID = 0 can be configured as the WAN port.

## 802.1x Port-Based Security

802.1X is a port-based authentication protocol. By receiving and extracting special frames, the CPU can control whether the ingress and egress ports should forward packets or not. If a user port (supplicant) wants to get service from another port (authenticator), it must get approved by the authenticator EAPOL is the protocol used by the authentication process. The BCM5338M detects EAPOL frames and passes them to the CPU port. If the BCM5338M is configured for 802.1x after reset, all traffic is blocked except EAPOL traffic (but can optionally allow for other special frames to pass). After the authentication process is finished, some limitations are added to each port based on the result of authentication.

The BCM5338M also supports static and dynamic per port secured MAC functions.

- In the static secure MAC mode, the BCM5338M has a separate secure MAC memory. An incoming frame is dropped if its SA is in or not in that MAC memory, depending on the chosen mode.
- In the dynamic secure MAC mode, the BCM5338M can drop the frame if:
  - Per port MAC addresses exceed a programmed number
  - The incoming frame's SA is not in the ARL.

The BCM5338M also supports per port aging. To enable perport aging, perform the following steps:

- 1. Enable global per port aging by setting Table 184 on page 205 bit[0] = 1.
- 2. Set Table 185 on page 206 through Table 188 on page 207 to the appropriate value to enable each port's aging function.

The BCM5338M has two registers to control per port security:

- See Table 166 on page 196.
- See Table 167 on page 197.

Within these two registers, there are eight control fields, MAC\_SEC\_CON\_p0 to MAC\_SEC\_CON\_p7. Each field has three bits and can be used to control the per port MAC security function.

Since 802.1x and Secure MACare per port based, each port can be programmed to a different mode.

#### Example:

- Port\_0: Normal mode.
- Port\_1: Standard 802.1x mode.
- Port\_2; Extended 802.1x with static secure MAC mode.

**BROADCOM**®

Integrated 10/100BASE-T/TX 9-Port Switch

July 20, 2010 • 5338M-DS202-R

Page 73

The BCM5338M can support four different types of applications:

- **Standard 802.1x application** (MAC\_sec\_con\_px[2:0]= 000): until authentication passes, the BCM5338M blocks ingress traffic, or it blocks ingress and egress traffic (802.1x\_special\_frames are not blocked).
- Extended 802.1x mode application with SA number-based dynamic secure MAC mode (MAC\_sec\_con\_p[2: 0] = 110): the BCM5338M uses ARL to store all user MAC addresses so each port can support up to 4K MAC users. The BCM5338M counts the per port number of SA in ARL. If the ingress port's SA number exceeds the programmed limit, then the BCM5338M drops that frame, except those 802.1x special frames. Optionally, the BCM5338M can be programmed not to drop any frames.
- Extended 802.1x mode application with ARL-based dynamic secure MAC mode (MAC\_sec\_con\_p[2:0] = 111): the BCM5338M uses ARL to store all user MAC addresses so each port can support up to 4K MAC users. For each ingress frame, the BCM5338M checks if the SA is in the ARL. If the SA is not in the ARL, then the BCM5338M drops that frame, except those 802.1x\_special\_frames. Optionally, the BCM5338M can be programmed not to drop any frames.
- Extended 802.1x mode application with static MAC pass mode (MAC\_sec\_con\_p[2:0]=100): each Ingress port can support up to 16 users in a BCM5338M special static secure MAC table. If a frame's MAC\_SA is:
  - In the static secure MAC table, the BCM5338M forwards it.
  - Not in the static MAC table, then it is dropped if it is not a 802.1x\_special\_frame.

Optionally, the BCM5338M can be programmed not to drop any frames. In the BCM5338M device's static secure mode, byte counters for up to 16 source MAC addresses per port can be used to measure usage.



**Note:** This mode supports port security, but not 802.13

Figure 19 on page 75 shows the Static MAC table, and Figure 20 on page 76 shows the format and addressing.



**Note:** Programming the Static MAC addresses is done via the 802.1Q VLAN and Secure MAC Access register (Page 34h, offset 08h, see "802.1Q VLAN and Secure MAC Table Access Register" on page 187) and the Secure MAC Write register (Page 34h, offset 30h, see "802.1Q VLAN and Secure MAC Write Register" on page 187).



BROADCOM®



Figure 19: Static MAC Security Table (Rev. B)

BCM5338M Data Sheet MAC-Based Trunking



Figure 20: Format and Addressing of the Static MAC Table

## **MAC-Based Trunking**

The BCM5338M allows ports to be trunked together. This helps increase the effective bandwidth through a link and provide redundancy. The MAC-based algorithm has some added features over port-based trunking. By performing a dynamic hashing algorithm on the MAC address or addresses, each packet can choose which port within a trunk group to transmit a packet across. This method has several key advantages. By dynamically performing this function, the traffic patterns can be more balanced across each port within a trunk. In addition, the MAC-based algorithm also provides enhanced feature, dynamic failover. If a port within a trunking group fails, dynamic failover allows the other good borts to take over all the traffic. Thus it allows for a seamless, automatic way for redundancy to occur over a trunk. The BCM5338M allows up to four trunking groups with a maximum of eight ports per trunk.



**Note:** Within a system, MAC based trunking is limited to one BCM5338M device with CHIPID = 00 in the system having ports in a trunk.



BCM5338M Data Sheet Port-Based VLAN

#### **Port-Based VLAN**

The VLAN, virtual LAN, feature provides a solution to partition the switching ports into different private domains. Data switching between different private domains is not allowed, so that data security can be maintained. The BCM5338M provides flexible VLAN configuration and allows virtually unlimited number of VLAN group combinations. Any switch port can be grouped into the same VLAN group by programming the register file without any constraints.

The VLAN mechanism basically is a filter function. The BCM5338M builds the function as per ingress port associated. For each receiving packet, the ARL resolves the Destination Address (DA) and gets a forwarding vector. Then the ARL applies the VLAN filter to the forwarding vector to mask out the non-private domained ports. Without forwarding information records in the forwarding vector, the non-private domained egress ports never get chance to inqueue the packet.

The VLAN registers are located on Page 31h and contain an array of registers which correspond to the various ingress ports. The VLAN port register is a bit per port vector and one for each ingress port. For BCM5338M, 10 VLAN port registers have been designed to support eight 10/100, MII and SMR ports.

## **802.1Q VLAN**

The BCM5338M supports IEEE 802.1Q VLAN. The BCM5338M supports up to 4K VLAN table entries. The VLAN table resides in the internal embedded memory. Each VID consists of a Valid Bit, Untag Map, and Fwd Map.

### **Untag Map and Fwd Map**

- Untag Map controls whether the egress packet is/tagged or untagged.
- Fwd Map defines the membership within a VLAN domain.

Untag Map and Fwd Map include bit-wise representation of all the ports. Once the VLAN table is programmed and maintained by the CPU, the BCM5338M autonomously handles all operations of the protocol. These actions include the stripping or adding of the 802.1Q tag depending on the requirements of the individual transmitting port. It also performs all the necessary VLAN lookups in addition to MAC L2 lookups. These are necessary to determine the correct packet routing. In addition to being supported for a single chip, 802.1Q is also supported across multiple chips.

## **Quality of Service**

The Quality of Service (QoS) feature provides four internal queues to support four different classifications of traffic. High priority packet streams experience less delay inside the switch, which supports lower latency for certain delay sensitive traffic. The BCM5338M can classify the packet as one of the four priorities according to Port ID, MAC address, 802.1p priority tag, DiffServ and/or IP TOS. The QoS mechanism operates at full wire speed.

BCM5338M Data Sheet Quality of Service

The BCM5338M supports up to four priority queues. The Table 126 on page 172 is used to select the number of queues. The BCM5338M uses a Weighted Round Robin (WRR) algorithm to schedule each tx\_queue. The BCM5338M also supports Preemp + WRR. When enabled, the highest priority queue in Table 98 on page 145 is emptied first, then the lower priority queues use WRR to schedule their queues. In this scheme, the highest priority queue always gets serviced as long as there is any data in that queue.



**Note:** If four queues are programmed, the lowest priority queue is queue\_0, the highest priority queue is queue\_3.

## **Port-Based Priority**

The QoS feature can be activated by either asserting the configuration strap pin QOS EN or programming the QoS Control register. Strap options allow for a particular subset of ports to be classified as high priority ports (that is, by default all incoming traffic on that port is considered high priority). This option requires no additional register programming. Alternatively, the Table 126 on page 172 allows for complete CPU control of all ports' priority defaults.

Additionally, two other mechanisms determine whether an individual incoming packet is classified as one of the four priorities.

## **MAC-Based Priority**

Static addresses in the ARL can be designated by the CPU as high priority. If an incoming packet's Destination Address (DA) matches one of these designated high priority addresses, the packet is routed as a high priority packet. Because the CPU must assign the priority to the matching DA ahead of time, the ARL entry should be made static.

### 802.1p Priority

When QoS is enabled, the packet is examined for the presence of a valid 802.1p priority tag. If present, the packet is routed at a priority that is determined by the mapping defined by the value in the Table 131 on page 175.

For handling different priority packets, each egress port has been designed to provide up to four queues. Once the feature has been enabled, the QoS classification mechanism routes each received packet to the appropriate egress queue on the fly. At each egress port, the QoS scheduler uses a weighed fair algorithm to select a packet from the different queues, one at a time, and deliver it. By using programmable parameters for the weights, the relative weighting of the algorithm can be adjusted. The QoS scheduler first selects and delivers up to HQ\_weight blocks of data, and then switches to pick up low priority blocks (up to LQ\_weight). As long as each queue is given some weighting, the algorithm can prevent queue starvation.

# **IP TOS Priority**

The BCM5338M can classify traffic based on the TOS field in the IP Header. If TOS priority is enabled, the BCM5338M classifies traffic based on 8 different precedence values. These values get mapped to the different priority queues based upon the following TOS Priority registers:

- Monetary Cost Priority
- Reliability Priority
- Throughput Priority
- Delay Priority

TOS priority is controlled by the Table 132 on page 175. To enable TOS priority mapping, set this register to a value of 0x81.

### **DiffServ DSCP Priority**

The BCM5338M can classify traffic based on the DSCP field in the IP Header. If DSCP priority is enabled, the BCM5338M classifies traffic based on the DSCP value. The Table 137 on page 177 and Table 138 on page 177 are used to assign priority to different Differentiated Services.

The BCM5338M uses the following conditions to make a final decision on any grievity conflicts for each port:

if (port\_based priority enable)
 Follow port based priority rule
else if (TOS/Diff been enable)
 Follow TOS/Diff priority rule
else if (802.1p been enabled)
 Follow 802.1p priority rule
else if (MAC based priority been set)
 Follow MAC priority rule
else
 Set frame to lowest priority.



The BCM5338M provides visibility per port of link status, port speed, duplex mode, combined transmit and receive activity, and collision. Both a parallel and serial interfaces are supplied to drive the status to the LEDs. The parallel interface provides the lowest cost solution for implementing LEDs. However, as the port density of the system increases, the number of signals required for the parallel implementation may become prohibitively large. In these cases, the serial mode is more appropriate. The serial interface provides up to five status indications per port; whereas, the parallel interface indicates only up to three. Combinations of serial and parallel status can also be effective in lowering the system cost.

During power-on and reset the parallel LED signals are driven low and the serial interface shifts a continuous low value for 1.34s.

# Parallel LED Interface

Three pins per port, including the MII port, are provided for directly driving LED status:

- LEDA
- LEDB
- <u>LEGC</u>

The LED mode configuration signals control the LED status type driven by each pin. Table 13 on page 81 describes the selectable status types, and Table 14 on page 82 gives a complete LED mode matrix for parallel interface.

#### **Serial LED Interface**

A two pin serial interface, LEDDATA and LEDCLK, provides data and clock to enable external shift registers to capture the LED status indications from the BCM5338M for each internal port. The LED status of the MII port is excluded since its PHY is external. The status encapsulated within the shift sequence is configured by the LED mode configuration signals. The configuration signals select both the number of status bits per port and the status type of each bit. The serial interface also provides an 8-bit value indicating the percentage of total bandwidth used by the switch.



**Note:** In a multichip system, the percentage of total system bandwidth is indicated by the 8-bit value of the last device in the chain.

**Example:** In a 3-chip system, the LOAD status of the system is a valuable from device with CHIP ID 10.

The LEDCLK is generated by dividing the 25-MHz input clock by 16, providing a 640 ns clock period. The LEDDATA outputs are generated on the falling edge of the LEDCLK and have adequate setup and hold time to be clocked externally on the rising edge of LEDCLK.

The first two bits in the sequence are RESVD and LEDERR. The following shift sequence is a consecutive stream of 8-bit status words. The first word of the sequence is the QAD status, followed by optional port status words. Each 8-bit port status word contains one bit for each port of the designated LED status type. The words are shifted MSB first. For a port status word, the MSB corresponds to port 7. The shift sequence is repeated every 42 ms.

See Figure 21 on page 81 for an illustration of the serial LED shift sequence, Table 13 on page 81 for LED status type, and Table 14 on page 82 for a LED mode matrix.





Figure 21: Serial LED Shift Sequence

Table 13: LED Status Types

| Name        | Description                                                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOAD        | Bandwidth utilization meter. 8-bit value indicating the percentage of total bandwidth of the switch utilized over a 42 ms interval for packet data. In multichip system, the 8-bit value from the last device in the chain contains the system bandwidth utilization meter. |
| LNK/ACT     | Link and Activity status indicator. Low when link is established. Blinking at 12 Hz when link is up and port is transmitting and receiving.                                                                                                                                 |
| LNK/ACT/SPD | Link, Activity and Speed indicator. Active when link is up. Blinking at 3 Hz when port is transmitting or receiving in 10 MB mode. Blinking at 12 Hz when port is transmitting or receiving in 100 MB mode.                                                                 |
| LNK         | Link status indicator. Low when link is established. High when link is off.                                                                                                                                                                                                 |
| DUPLEX      | Duplex mode indicator. High for half-duplex or no link, and low for full-duplex and link.                                                                                                                                                                                   |
| SPEED       | Speed indicator. High for 10 Mbps or no link, and low for 100 Mbps and link.                                                                                                                                                                                                |
| ACT         | Activity. Low for 42 ms when transmit or receive activity is detected during previous 42-ms interval. High during no activity or no link.                                                                                                                                   |
| COLSN       | Collision. Low for 42 ms when collision is detected during the previous 42 ms interval. High in the absence of collisions or no link.                                                                                                                                       |
| LEDERR      | Error indication. Internal memory fails self-test during power-on reset. Low if failure occurs.                                                                                                                                                                             |
| LLDLINI     | Si or marcation. Internal memory fans sen-test during power-on reset. Low if failure occurs.                                                                                                                                                                                |

Table 14: LED Mode Matrix

| LED Mode [2] | LED Mode [1] | LED Mode [0] | LEDA        | LEDB   | LEDC  | Shift Sequence                                                                                            |
|--------------|--------------|--------------|-------------|--------|-------|-----------------------------------------------------------------------------------------------------------|
| 0            | 0            | 0            | LNK/ACT     | DUPLEX | SPEED | RESVD (1 bit) LEDERR (1 bit) LOAD (8 bits) LNK/ACT (8 bits) DUPLEX (8 bits) SPEED (8 bits)                |
| 0            | 0            | 1            | LNK/ACT/SPD | DUPLEX | -     | RESVD (1 bit) LEDERR (1 bit) OAD (8 bits) LNK/ACT/SPD (8 bits) DUPLEX (8 bits)                            |
| 0            | 1            | 0            | LNK         | ACT    | SREAD | RESVD (1 bit) LEDERR (1 bit) LOAD (8 bits) LINK (8 bits) ACTIVITY (8 bits) SPEED (8 bits) DUPLEX (8 bits) |
| 1            | 0            | 0            | LNK/ACT     | DUPLEX | SPEED | RESVD (1 bit) LEDERR (1 bit) LOAD (8 bits) LNK/ACT (8 bits) DUPLEX (8 bits) SPEED (8 bits) COLSN (8 bits) |
| 1            | 0            |              | NK/ACT/SPD  | DUPLEX | COLSN | RESVD (1 bit) LEDERR (1 bit) LOAD (8 bits) LNK/ACT/SPD (8 bits) DUPLEX (8 bits) COLSN (8 bits)            |
| 1            |              |              | LNK         | ACT    | SPEED | RESVD (1 bit) LEDERR (1 bit) LOAD (8 bits) DUPLEX (8 bits) COLLISION (8 bits)                             |
|              | -            |              |             |        |       |                                                                                                           |



Figure 22: Partial Example External Circuit for Serial LED Mode

BCM5338M Data Sheet Load Meter LED

#### **Load Meter LED**

The load meter LEDs provide a bar-graph indication of the percentage of total available bandwidth of the switch utilized by packet data over a periodic interval of 42 ms. The bar-graph scale is shown in Table 15. The load meter is valid in both single and expanded systems.

In the expanded systems, the bandwidth information is accumulated across multiple BCM5338M devices. The accumulation is initiated by the device with CHIPID = 00. Each device in the system accumulates the bandwidth value of the previous device with its own and passes the accumulated value to the next device in the chain through the expansion interface. The last device in the chain displays the accurate load value for the entire system through the serial LED interface.

Table 15: Load Meter LED Decode

| Load Value Load[7:0] | Number of LEDs On | Bandwidth (%)                 |
|----------------------|-------------------|-------------------------------|
| 11111111             | 0                 | Less than 0.4 (all LEDs off)  |
| 11111110             | 1                 | Less than 0.8                 |
| 11111100             | 2                 | Less than 1.6                 |
| 11111000             | 3                 | Less than 3.2                 |
| 11110000             | 4                 | Less than 6.4                 |
| 11100000             | 5                 | Less than 12.8                |
| 11000000             | 6                 | Less than 25                  |
| 10000000             | 7                 | Less than 50                  |
| 00000000             | 8 . ()            | Greater than 50 (all LEDs on) |
|                      |                   |                               |

## **Configuration**

Configuration of the BCM5338M takes place during reset by loading internal control values from pins on the device. All of the pins used for initialization are also used as functional pins during normal operation. These pins are configured to default settings with internal pullup or pulldown resistors and must be configured with external pullup or pulldown resistors to change the default value. The value at the pin is loaded when the reset sequence completes and the pin transitions to normal operation.

An optional configuration solution is using the external serial EEPROM. After default value been captured from the strap pins, the EEPROM download sequence can also be activated by deasserting the CPU\_EEPROM\_SEL strap pin. The EEPROM configuration mechanism fetches instructions from the EEPROM; the first word fetched is the header and then programming commands follow. The header is used to indicate if the EEPROM exists or not. Also, total command length encapsulates in the head. The EEPROM configuration mechanism deactivates if the header fetched has been identified as invalid. The address and data paired command store in the EEPROM describe which register is to be updated to which contents. Because the command can affect entire register scope, it can be used to configure the chip for more advanced features. Because the interface for using the EEPROM is sharing with the SPI interface, only one interface can be activated. The CPU\_EEPROM\_SEL strap pin controls the activated interface.



Figure 23: Serial EEPROM Connection

## **MII Management**

#### **PHY Address**

The MDC/MDIO pins of the BCM5338M allow no enhanced features over-and-above those of the original BCM5308 device. This means that when the SMP is active, the MDC/MDIO pins have no access to the new BCM5338M status and configuration registers, and nor do the allow the additional MII port to be configured or monitored. These functions must be provided via the SMR

Each transceiver in the BCM5338M has a unique PHY address for MII management. The addresses are set through the PHY address pins. The pins are latched at the trailing end of reset. Transceiver 1 have the address AA000, where AA=CHIPID[1:0]. Transceivers 2-8 have addresses AA001 through AA111, respectively.

Every time an MII write or read operation is executed, the transceiver compares the PHY address with its own PHY address definition. The operation is executed only when the addresses match.

## **Register Programming**

Using MDC/MDIO for this mode only applies when the SMP is disabled. The BCM5338M fully complies with the IEEE 802.3u Media Independent Interface (MII) specification. The MII management interface registers of each port are serially written to ancread from using a common set of MDIO and MDC pins. A single clock waveform must be provided to the BCM5338M at a rate of 0–12.5 MHz through the MDC pin. The serial data is communicated on the MDIO pin. Every MDIO bit must have the same period as the MDC clock. The MDIO bits are latched on the rising edge of the MDC clock. MDC may be stopped between frames provided that no timing requirements are violated. MDC must be active during each valid bit of every frame, including all preamble, instruction, address, data, and at least one idle bit. Every MII read or write instruction frame contains the fields in the following table.

Table 16: MII Management Frame Format

| Operation | PRE | ST | OP | PHYAD | REGAD | TA       | Data       | Idle   | Direction                                |
|-----------|-----|----|----|-------|-------|----------|------------|--------|------------------------------------------|
| Read      | 1 1 | 01 | 10 | AAAAA | RRRRR | ZZ<br>ZO | Z Z<br>D D | Z<br>Z | Driven to BCM5338M<br>Driven by BCM5338M |
| Write     | 1 1 | 01 | 01 | AAAAA | RRRRR | 10       | D D        | Z      | Driven to BCM5338M                       |

#### Preamble (PRE)

Thirty-two consecutive 1 bits must be sent through the MDIO pin to the BCM5338M to signal the beginning of an MII instruction. Fewer than thirty-two 1 bits cause the remainder of the instruction to be ignored. In preamble suppression mode, only two preamble bits are required between frames.

### Start of Frame (ST)

A 01 pattern indicates that the start of the instruction follows.

#### **Operation Code (OP)**

A read instruction is indicated by 10, while a WRITE instruction is indicated by 01.

#### **PHY Address (PHYAD)**

A 5-bit PHY address follows next, with the MSB transmitted first. The PHY address allows a single MDIO bus to access multiple PHY chips.

The BCM5338M supports the full 32-PHY address space with the upper two bits of the address configured from input pins and PHYAD[2:0] internally decoded to select one of the eight transceivers.

#### **Register Address (REGAD)**

A 5-bit register Address follows, with the MSB transmitted first. The register map of the BCM5338M, containing register addresses and bit definitions are provided on the following pages.

#### Turnaround (TA)

The next 2 bit times are used to avoid contention on the MDIO pin when a read operation is performed. For a Write operation, 10 must be sent to the BCM5338M chip during these two bit times. For a read operation, the MDIO pin must be placed into high-impedance during these two bit times. The chip drives the MDIO pin to 0 during the second bit time.

#### **Data**

The last 16 bits of the frame are the actual data bits. For a write operation, these bits are sent to the BCM5338M, whereas, for a read operation, these bits are driven by the BCM5338M. In either case, the MSB is transmitted first. When writing to the BCM5338M, the data field bits must be stable during the rising edge of MDC. When reading from the BCM5338M, the data field bits are valid after the rising edge of MDC until the next rising edge of MDC.

#### Idle

A high impedance state of the MDIO line. All tristate drivers are disabled and an external pullup resistor pulls the MDIO line to logic 1. At least one or more clocked idle states are required between frames.

Following are two examples of MII write and read instructions:

- To put a transceiver with PHY address 00001 into Loopback mode, the following MII write instruction must be issued:
- To determine if a PHY is in the link pass state, the following MII read instruction must be issued:
  1111 1111 1111 1111 1111 1111 1111 0110 00001 0000 ZZ ZZZZ ZZZZ ZZZZ ZZZZ

For the MII read operation, the BCM5338M drives the MDIO line during the second half of the TA field and the Data field (the last 17 bit times).

### Accessing All Registers Using The MDC/MDIO Pins

The MDC/MDIO pins can be used to access all the registers described in the Register section using the MDC/MDIO pins instead on the SPI interface. The figures below show the register setup flow chart for accessing the registers via the MDC/MDIO interface.



Figure 24: Pseudo-PHY MII Register Definitions

July 20, 2010 • 5338M-DS202-R



Figure 25: Pseudo-PHY MII Register 16: Register Set Access Control Bit/Definition



Figure 26: Pseudo-PHY MII Register 17: Register Set Read/Write Control Bit Definition



Figure 27: Pseudo-PHY MII Register 18: Register Access Status Bit Definition



Figure 28: Pseudo-PHY MII Register 24: Access Register Bit Definition



Figure 29: Pseudo-PHY MII Register 25: Access Register Bit Definition



Figure 30: Pseudo PHY MII Register 26: Access Register Bit Definition



Figure 31: Pseudo-PHY MII Register 27: Access Register Bit Definition



Figure 32: Read Access to the Register Set Via the Pseudo-PHY (Phyad = 11110) MDC/MDIO Path



Figure 33: Write Access to the Register Set Via the Pseudo-PHY (Phyad = 11110) MDC/MDIO Path

# **Section 2: Hardware Signal Definitions**

- Overline = Active-low signal
- I = Input
- O = Output
- I/O = Bidirectional
- I<sub>PU</sub> = Input with internal pullup
- I<sub>PD</sub> = Input with internal pulldown
- I<sub>S</sub> = Input with Schmidtt Trigger
- O<sub>OD</sub> = Open-drain output
- O<sub>3S</sub> = Three-state output
- B = Bias
- PWR = Power supply
- GND = Ground



Table 17: Signal Descriptions

|                   |                   | Drive |                                                                                                                                                                                                             |
|-------------------|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name       | Туре              | (mA)  | Description                                                                                                                                                                                                 |
| Media Connections |                   |       |                                                                                                                                                                                                             |
| RD[1:8]±          | I                 |       | <b>Receive Pair.</b> Differential data from the media is received on the <b>RD</b> ± signal pair.                                                                                                           |
| TD[1:8]±          | 0                 |       | <b>Transmit Pair.</b> Differential data is transmitted to the media on the <b>TD</b> ± signal pair.                                                                                                         |
| Clock/Reset       |                   |       |                                                                                                                                                                                                             |
| RST               | I <sub>S</sub>    |       | Reset. Active Low. Resets the BCM5338M.                                                                                                                                                                     |
| XTALI/CK25        | I                 |       | 25 MHz Crystal/Clock Input.                                                                                                                                                                                 |
| XTALO             | 0                 | 6     | For a single-ended clock signal input, connect a 25.000 MHz (±50 ppm) reference clock to the CK25 pin. This pin must be driven with a continuous clock. Leave XTALO unconnected for this mode of operation. |
|                   |                   |       | Alternatively, a 25.000 MHz parallel-resonant crystal can be connected between the XTALI/XTALO pins, with a 27 pF capacitor from each pin to GND.                                                           |
|                   | , (               |       | <b>Note:</b> This mode should only be used in a non-expanded system, as all clocks in a multichip system require the same source clock.                                                                     |
| МІІ               |                   |       |                                                                                                                                                                                                             |
| CRS               | I <sub>PD</sub>   |       | Carrier Sense. Active high. Indicates traffic on link.                                                                                                                                                      |
| COL               | ⇒ I <sub>PD</sub> |       | <b>Collision Detect.</b> In half-duplex mode, active high input indicates that a collision has occurred. In full-duplex mode, COL remains low. COL is an asynchronous input signal.                         |
| LINK              | I <sub>PU</sub>   |       | <b>Link Status Indicator.</b> Active low indication of the link status of the transceiver connected at the MII port. When low, the link pass condition is indicated.                                        |
|                   |                   |       |                                                                                                                                                                                                             |

Table 17: Signal Descriptions (Cont.)

| Signal Name    | Туре              | Drive<br>(mA) | Description                                                                                                                                                                                                                                                                  |
|----------------|-------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDIO           | I/O <sub>PD</sub> | 8             | Management Data I/O. This serial input/output bit is used to read from and write to the MII registers of the internal transceivers. The input data value on the MDIO pin is valid and latched on the rising edge of MDC.                                                     |
| MDC            | I/O <sub>PD</sub> | 8             | Management Data Clock. MDC must be provided to the BCM5338M as an input to allow MII management functions. Clock frequencies up to 12.5 MHz are supported. If the BCM5338M detects SCK activity on the SMP, the BCM5338M sources a 2.5 MHz clock to the external PHY device. |
| RXC            | I/O <sub>PD</sub> | 10            | <b>Receive Clock.</b> 25 MHz input in 100BASE-X mode and 2.5 MHz input in 10BASE-T mode. RXC is expected to be continuously running. RXC may have an irregular period when RXDV= 0 at the beginning of a packet.                                                             |
| RXD[3]         | I <sub>PD</sub>   |               | Receive Data Inputs. Nibble-wide receive data. RXD[3] is the most                                                                                                                                                                                                            |
| RXD[2]         | I <sub>PD</sub>   |               | significant bit.                                                                                                                                                                                                                                                             |
| RXD[1]         | $I_{PD}$          |               |                                                                                                                                                                                                                                                                              |
| RXD[0]         | $I_{PD}$          |               |                                                                                                                                                                                                                                                                              |
| RXDV           | I <sub>PD</sub>   |               | <b>Receive Data Valid.</b> Active high. Indicates that a receive frame is in progress, and that the data stream present on the RXD input pins is valid.                                                                                                                      |
| RXER           | I <sub>PD</sub>   |               | <b>Receive Error Detected.</b> Active high. Indicates that there has been an error during a receive trame.                                                                                                                                                                   |
| TXC            | I/O <sub>PD</sub> | 10            | <b>Transmit Clock.</b> For MJI mode, 25 MHz input in 100BASE-X mode and 2.5 MHz in 10BASE-T mode. This clock must be a continuously driven input, generated from the PHY.                                                                                                    |
| TXD[3:0]       | I/O <sub>PU</sub> | 10            | Transmit Data Output. Nibble-wide transmit data is output on these pins synchronously to TXC. TXD[3] is the most significant bit.  TXD[2] is shared with TURBOMII. Although this pin is internally pulled but an external pullup, 4.7K is recommended.                       |
| TXEN           | I/O <sub>PD</sub> | 10            | Transmit Enable. Indicates that the data nibble is valid on TXD[3:0].                                                                                                                                                                                                        |
| TXER           | I/O <sub>PD</sub> | 10            | <b>Transmit Error.</b> Asserted while TXEN is active to force a bad code into the transmit data stream.                                                                                                                                                                      |
| Expansion Port |                   |               |                                                                                                                                                                                                                                                                              |
| ECLKI          | I <sub>PP</sub>   | <i>)</i>      | <b>Expansion Clock In.</b> Clock input synchronous with EDI. Generated by the adjacent BCM5338M which is driving data on its EDO pins, and used to sample data on the EDI pins of the next BCM5338M in the expansion port chain.                                             |
| ECLKO          | <sup>3</sup> 0    | 16            | <b>Expansion Clock Out.</b> Synchronous clock sourced from one BCM5338M to the next in the expansion port chain, from EDO to EDI.                                                                                                                                            |
| EDI[15:0]      | 1                 |               | <b>Expansion Data Input.</b> Data is sampled on the rising edge of the internal system clock when EVALIDI is also asserted.                                                                                                                                                  |
|                |                   |               |                                                                                                                                                                                                                                                                              |

Table 17: Signal Descriptions (Cont.)

| Signal Name  | Туре            | Drive<br>(mA) | Description                                                                                                                                                                                                                                                                                                                       |
|--------------|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EDO[15:0]    | 0               | 10            | <b>Expansion Data Out.</b> Contains valid frame data when EVALIDO is also asserted. Data is generated from the rising edge of the internal system clock.                                                                                                                                                                          |
|              |                 |               | Shared with various Configuration interface signals.                                                                                                                                                                                                                                                                              |
| ERDYI        | I <sub>PU</sub> |               | <b>Expansion Ready In.</b> The BCM5338M begins data transfers across the expansion interface when asserted and the BCM5338M is ready to transmit at least 32 bytes of data or the remaining bytes of a frame.                                                                                                                     |
| ERDYO        | 0               | 8             | <b>Expansion Ready Out.</b> Controls the flow of data into the expansion interface. Indicates the BCM5338M device is ready to accept data on the EDI input bus.                                                                                                                                                                   |
|              |                 |               | Shared with LEDMODE2.                                                                                                                                                                                                                                                                                                             |
| ESOFI        | I <sub>PD</sub> |               | <b>Expansion Start of Frame Input.</b> Indicates the start of a new frame on the EDI bus.                                                                                                                                                                                                                                         |
| ESOFO        | 0               | 10            | <b>Expansion Start of Frame Output.</b> Delineates start of frames within the data stream provided on EDO.  Shared with MII FDX.                                                                                                                                                                                                  |
| E)/ALIDI     |                 |               |                                                                                                                                                                                                                                                                                                                                   |
| EVALIDI      | I <sub>PD</sub> | 10            | Expansion Valid Input. Enables the reception of expansion data.                                                                                                                                                                                                                                                                   |
| EVALIDO      | 0               | 10            | Expansion Data Valid. When asserted, valid data is present on the EDO bus.  Shared with MII SPD\$00.                                                                                                                                                                                                                              |
| TDM_DATA_IN  | I <sub>PD</sub> |               | Data Input. Port status information is continuously read from the device specific slot within the period marked by the TDM_FRM_IN, allowing each BCM5338M device to monitor the port state of other devices communicating on the expansion port.                                                                                  |
| TDM_DATA_OUT | 0               | 10            | Data Output. Port status information is continuously output during a specific state within the period marked by the TDM_FRM_OUT. Each chip outputs its port state information within one of the four available 48 clock cycle slots, dependent on its CHIP ID.  Shared with MDIX DIS.                                             |
| TDM_FRM_IN   | I <sub>PD</sub> |               | Frame Input. Monitored by CHIP ID = 0. If no frame pulse is detected, the BCM5338M device sets an internal error flag.                                                                                                                                                                                                            |
| TDM_FRM_OUT  | 0               | 10            | <b>Frame Output.</b> The BCM5338M device with a CHIP ID = 0 takes control of this output and drive a single pulse of one expansion port clock cycle out every 192 clock pulses. This delineates the total time available for all other chips to drive their port state information, at their appropriate slot within this period. |
| Bias         | ^               |               |                                                                                                                                                                                                                                                                                                                                   |
| RDAC         | B               |               | <b>DAC Bias Resistor.</b> Adjusts the drive level of the transmit DAC. A 1% precision resistor must be connected between the RDAC pin and GND. See Table 204 on page 220 for the required value.                                                                                                                                  |
|              |                 |               |                                                                                                                                                                                                                                                                                                                                   |

**BROADCOM**®

Table 17: Signal Descriptions (Cont.)

| Signal Name                         | Туре            | Drive<br>(mA) | Description                                                                                                                                                                                                                |
|-------------------------------------|-----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LEDs                                |                 | . ,           | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                      |
| LED[1:9]A<br>LED[1:9]B<br>LED[1:9]C | 0               | 8             | <b>Per Port LED Indicators.</b> For a functional description of these signals, see Table 13 on page 81 and Table 14 on page 82.                                                                                            |
| LEDCLK                              | 0               | 8             | <b>LED Shift Clock</b> . Periodically active to enable the shift of LEDDATA into external registers.                                                                                                                       |
| LEDDATA                             | 0               | 8             | Shared with LEDMODEO. <b>LED Data Output.</b> Serial LED data is shifted out when LEDCLK is active. For a functional description of these signals, see Table 13 on page 81 and Table 14 on page 82.  Shared with LEDMODE1. |
| Serial Managem                      | ent Port        |               |                                                                                                                                                                                                                            |
| MISO                                | O <sub>3S</sub> | 8             | Master-in/Slave-out. Output signal from the BCM5338M driven with serial data during a SMP Read operation. Shared with TDO and DO.                                                                                          |
| MOSI                                | I <sub>PU</sub> |               | Master-out/Slave-in. Input signal which receives control and address information for the SMP as well as serial data during Write operations Shared with TDI and D                                                          |
| SCK                                 | I <sub>PD</sub> |               | Serial Clock. Clock input to the SMP supplied by the SPI master. Supports up to 2 MHz. Shared with TGK.                                                                                                                    |
| SS                                  | I <sub>PU</sub> |               | Slave Select: Active low signal which enables a SMP Read or Write operation.  Shared with TMS.                                                                                                                             |
| EEPROM                              |                 |               |                                                                                                                                                                                                                            |
| CS                                  | O <sub>PU</sub> | 8             | Chip Select. Active high signal which enables an EEPROM read operation.  Shared with TMS and SS.                                                                                                                           |
| DI                                  | O <sub>PU</sub> | 8             | <b>Data In.</b> Serial data input to the external EEPROM. Shared with TDI and MOSI.                                                                                                                                        |
| DO                                  | I <sub>PU</sub> |               | <b>Data Out.</b> Serial data output from the external EEPROM. Shared with TDO and MISO.                                                                                                                                    |
| SCK                                 | Opp             | 8             | Serial Data Clock. Clock output to the EEPROM supplied by the BCM5338M. Shared with TCK and SPI's SCK.                                                                                                                     |
| Test Interface                      |                 |               |                                                                                                                                                                                                                            |
| тск                                 | I <sub>PD</sub> |               | JTAG Test Clock Input. Clock input used to synchronize JTAG control and data transfers. If unused, may be left unconnected.  Shared with SCK.                                                                              |
|                                     |                 |               |                                                                                                                                                                                                                            |

Table 17: Signal Descriptions (Cont.)

| Signal Name     | Туре            | Drive<br>(mA) | Description                                                                                                                                                                                                                                                                  |
|-----------------|-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDI             | I <sub>PU</sub> |               | JTAG Test Data Input. Serial data input to the JTAG TAP Controller. Sampled on the rising edge of TCK. If unused, may be left unconnected.                                                                                                                                   |
|                 |                 |               | Shared with MOSI.                                                                                                                                                                                                                                                            |
| TDO             | O <sub>3S</sub> | 8             | JTAG Test Data Output. Serial data output from the JTAG TAP Controller. Updated on the falling edge of TCK. Actively driven both high and low when enabled; high impedance otherwise.                                                                                        |
|                 |                 |               | Shared with MISO.                                                                                                                                                                                                                                                            |
| TEST[1:0]       | I <sub>PD</sub> |               | <b>Device Test.</b> Active high signals enable JTAG functionality. Do not set for normal operation.                                                                                                                                                                          |
| TMS             | I <sub>PU</sub> |               | JTAG Mode Select Input. Single control input to the JTAG TAP Controller used to traverse the test-logic state machine. Sampled on the rising edge of TCK. If unused, may be left unconnected.                                                                                |
|                 |                 |               | Shared with SS.                                                                                                                                                                                                                                                              |
| TRST            | I <sub>PU</sub> |               | <b>JTAG Test Reset.</b> Asynchronous active low reset input to the JTAG TAP Controller. This reset controls the JTAG state machine when TEST[1:0] is asserted (driven high). The TRST input must be driven low to insure the TAP controller initializes to the proper state. |
|                 |                 |               | Shared with RST.                                                                                                                                                                                                                                                             |
| Configuration   |                 |               |                                                                                                                                                                                                                                                                              |
| BIST_CLRMEM_SEL | I <sub>PD</sub> |               | Selects BIST or Memory Clear.                                                                                                                                                                                                                                                |
|                 |                 |               | 0 = Select the memory clear function                                                                                                                                                                                                                                         |
|                 |                 |               | 1 = Select the BIST function                                                                                                                                                                                                                                                 |
|                 |                 |               | Shares pin with TXD1                                                                                                                                                                                                                                                         |
| CHAIN           | $I_{PU}$        |               | Transmit Frames to Same Port.                                                                                                                                                                                                                                                |
|                 |                 |               | CHAIN thip, or 2 chips in point-to-point configuration.                                                                                                                                                                                                                      |
|                 |                 |               | CHAIN = 1: 3 chips in daisy-chain configuration.                                                                                                                                                                                                                             |
|                 |                 |               | Shared with EDO13.                                                                                                                                                                                                                                                           |
| CHIPCNT         | $I_{PU}$        | (             | (EXPMODE, CHAIN, CHIPCNT]                                                                                                                                                                                                                                                    |
|                 |                 | (F)           | 00x = 1 chip                                                                                                                                                                                                                                                                 |
|                 |                 | `             | > 10x = 2 chips                                                                                                                                                                                                                                                              |
|                 |                 |               | 111 = 3 chips                                                                                                                                                                                                                                                                |
|                 | (               | 9)            | 110 = 4 chips                                                                                                                                                                                                                                                                |
|                 |                 | <u> </u>      | Shares pin with EDO12                                                                                                                                                                                                                                                        |
| CHIPID[1:0]     | I <sub>PD</sub> |               | Chip Identifier.                                                                                                                                                                                                                                                             |
|                 | $\bowtie$       |               | CHIPID[1:0] = Upper two bits of 5-bit address field used by the MII management interface.                                                                                                                                                                                    |
|                 | ~               |               | Chip ID used by the expansion port and SMP in a multiple BCM5338M environment.                                                                                                                                                                                               |
| CHIPID[1:0]     |                 |               | In a multichip application, the chip ID values must be sequential (i.e., 00,01,10).                                                                                                                                                                                          |
|                 |                 |               | Shared with EDO[15:14].                                                                                                                                                                                                                                                      |

Table 17: Signal Descriptions (Cont.)

|               |                 | Drive |                                                                                                                                                                                              |
|---------------|-----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name   | Туре            | (mA)  | Description                                                                                                                                                                                  |
| CPU_EPROM_SEL | $I_{PU}$        |       | CPU or EPROM Interface Selection.                                                                                                                                                            |
|               |                 |       | CPU_EPROM_SEL = 0: Disables SPI interface, and allows for connection to EPROM.                                                                                                               |
|               |                 |       | CPU_EPROM_SEL = 1: Configures SPI interface to connect to CPU. Shared with TXD3.                                                                                                             |
| EE_93C46      | I <sub>PU</sub> |       | <b>Selects EPROM Type.</b> 0 = 93C56/66                                                                                                                                                      |
|               |                 |       | 1 = 93C46                                                                                                                                                                                    |
|               |                 |       | Shares pin with TXD0                                                                                                                                                                         |
| ENFDXFLOW     | I <sub>PU</sub> |       | Enable Automatic Full-duplex Flow Control. To combination with the results of auto-negotiation, sets the flow control mode. For more information, see Table 1 on page 31.  Shared with EDO7. |
| ENHDXFLOW     | l               |       | Enable Automatic Backpressure.                                                                                                                                                               |
| LIVIIDAI LOV  | I <sub>PU</sub> |       | ENHDXFLOW = 0: Half-duplex flow control is disabled.                                                                                                                                         |
|               |                 |       | ENHDXFLOW = 1: Half-duplex flow control is enabled.                                                                                                                                          |
|               |                 |       | For more information, see Table 1 on page 31.                                                                                                                                                |
|               |                 |       | Shared with EDO08.                                                                                                                                                                           |
| EXPFREQ[0]    | I <sub>PD</sub> |       | Expansion Port and SYSCLK Clock Frequency Select. Selects expansion                                                                                                                          |
| EXPFREQ[1]    |                 |       | port as well as internal operational clock speed.                                                                                                                                            |
|               |                 |       | EXPFREQ[0] shared with EDO00.                                                                                                                                                                |
|               |                 |       | EXPFREQ[1] shared with ED001.                                                                                                                                                                |
|               |                 |       | EXPFREQ[1:0] = 00: 83 MHz (default for 8, 16, and 24 port configurations)                                                                                                                    |
|               |                 |       | EXPFREQ[1/0] = 01: 91 MHz                                                                                                                                                                    |
|               |                 |       | EXPEREO[1:0] = 10: 100 MHz                                                                                                                                                                   |
|               |                 |       | EXPFREQ[1:0] = 11: 66 MHz                                                                                                                                                                    |
| EXPMODE       | I <sub>PU</sub> |       | Expansion Port Mode.                                                                                                                                                                         |
|               |                 | (F)   | EXPMODE = 0: Disables the expansion port.                                                                                                                                                    |
|               |                 | `     | EXPMODE = 1: Activates the expansion port, a high speed full-duplex                                                                                                                          |
|               |                 |       | channel, to interconnect additional BCM5338M devices.                                                                                                                                        |
|               |                 |       | Shared with EDO11.                                                                                                                                                                           |
| HW_FWDG_EN    | IPL             |       | Forwarding Enable.                                                                                                                                                                           |
| <             |                 |       | HW_FWDG_EN = 0: Frame forwarding is disabled at power-up. Typically implemented to support compliant 802.1 Spanning Tree Protocol in a managed application.                                  |
|               | »<br>»          |       | HW_FWDG_EN = 1: Frame forwarding is enabled (typical for unmanaged applications).                                                                                                            |
|               |                 |       | Shared with EDO10.                                                                                                                                                                           |
|               |                 |       |                                                                                                                                                                                              |

Table 17: Signal Descriptions (Cont.)

| Signal Name     | Туре              | Drive<br>(mA) | Description                                                                                                                  |
|-----------------|-------------------|---------------|------------------------------------------------------------------------------------------------------------------------------|
| LEDMODE[2]      | I <sub>PU</sub>   |               | LED Mode.                                                                                                                    |
| LEDMODE[1]      | I <sub>PD</sub>   |               | LEDMODE0 shared with LEDCLK. LEDMODE1 shared with LEDDATA.                                                                   |
| LEDMODE[0]      | I <sub>PD</sub>   |               | LEDMODE2 shared with ERDYO.                                                                                                  |
|                 |                   |               | For details, see Table 15 on page 84.                                                                                        |
| MDIX_DIS        | $I_{PD}$          |               | HP Auto-MDIX Disable.                                                                                                        |
|                 |                   |               | MDIX_DIS = 0: Automatic TX cable swap detection enabled.                                                                     |
|                 |                   |               | MDIX_DIS = 1: Automatic TX cable swap detection disabled.                                                                    |
|                 |                   |               | Shared with TDM_DATA_OUT.                                                                                                    |
| MII_FDX         | I <sub>PD</sub>   |               | MII Default Duplex Operation.                                                                                                |
| _               | . 5               |               | Sets the default duplex setting of the MII port. Can be overridden by software through the MII Port State Override register. |
|                 |                   |               | MII_FDX = 1: MII port defaults to half-duplex operation.                                                                     |
|                 |                   |               | MII_FDX = 0: MII port defaults to full duplex operation.                                                                     |
|                 |                   |               | Shared with ESOFO.                                                                                                           |
| MII_SPD100      | $I_{PD}$          |               | MII Default Speed Operation                                                                                                  |
|                 |                   |               | Sets the default speed setting of the MII port. Can be overridden by software through the MII Port State Override register.  |
|                 |                   |               | MII_SPD100 = 0: MII port defaults to 100 Mb/s operation.                                                                     |
|                 |                   |               | MII_SPD100 = 1: MIkport defaults to 10 Mb/s operation.                                                                       |
|                 |                   |               | Shared with EVALIDO.                                                                                                         |
| QOS_EN          | I <sub>PD</sub>   |               | QoS Enable.                                                                                                                  |
|                 |                   |               | QOS_EN = 0: Qisables QoS functionality.                                                                                      |
|                 |                   |               | QOS_EN = (: Enables QoS functionality.                                                                                       |
|                 |                   |               | Shared with EDO[2].                                                                                                          |
| QOS_FC_DIS      | I/O <sub>PU</sub> | 10            | QoS Flow Control Disable.                                                                                                    |
|                 | . •               |               | QOS FC_DIS = 0: 802.3x flow control is enabled when QoS is active.                                                           |
|                 |                   | <             | GOS_FC_DIS = 1: 802.3x flow control is disabled when QoS is active (default).                                                |
|                 |                   | <b>(</b>      | Shared with EDO[3].                                                                                                          |
| QOS_PORT_SEL[0] | I <sub>PU</sub>   |               | 10/100 Port QOS Priority Setting.                                                                                            |
| QOS_PORT_SEL[1] | I <sub>PU</sub>   |               | QOS_PORT_SEL[2:0] = 000: All local ports are set to priority 1.                                                              |
| QOS_PORT_SEL[2] | I <sub>PD</sub>   | 90            | QOS_PORT_SEL[2:0] = 001: MII and port 1are set to priority 1.                                                                |
|                 |                   | 9             | QOS_PORT_SEL[2:0] = 010: MII and ports 1,2 are set to priority 1.                                                            |
|                 |                   |               | QOS_PORT_SEL[2:0] = 011: MII and ports 1,2,3 are set to priority 1.                                                          |
|                 | > 11              |               | QOS_PORT_SEL[2:0] = 100: MII and ports 1,2,3,4 are set to priority 1.                                                        |
|                 | >>/<br>>>         |               | QOS_PORT_SEL[2:0] = 101: MII and ports 1,2,3,4,5 are set to priority 1.                                                      |
|                 |                   |               | QOS_PORT_SEL[2:0] = 110: MII and ports 1,2,3,4,5,6 are set to priority 1.                                                    |
|                 |                   |               | QOS_PORT_SEL[2:0] = 111: MII and ports 1,2,3,4,5,6,7 are set to priority 1.                                                  |
|                 |                   |               | Shared with EDO04, EDO05, EDO06.                                                                                             |

Table 17: Signal Descriptions (Cont.)

|               |          | Drive |                                                                                                             |
|---------------|----------|-------|-------------------------------------------------------------------------------------------------------------|
| Signal Name   | Туре     | (mA)  | Description                                                                                                 |
| SKIP_SRAMBIST | $I_{PD}$ |       | Turn off BIST/Memory Clear Function.                                                                        |
|               |          |       | Shares pin with TDM_FRM_OUT.                                                                                |
| TURBOMII      | $I_{PU}$ |       | MII or TURBO MII Interface Selection.                                                                       |
|               |          |       | TURBOMII = 0: Configures MII pins to support Turbo MII (txclk is output, rxclk is input, 50 MHz).           |
|               |          |       | TURBOMII = 1: Configures MII pins to support connection to an external MII device.                          |
|               |          |       | Shared with TXD[2]. Although this pin is internally pulled up, but an external pullup, 4.7K is recommended. |
| Power         |          |       |                                                                                                             |
| GNDA          | GND      |       | Analog GND.                                                                                                 |
| GNDBIAS       | GND      |       | Bias Circuit GND.                                                                                           |
| GNDC          | GND      |       | Digital Core GND.                                                                                           |
| GNDP          | GND      |       | Digital periphery (Output Buffer) GND.                                                                      |
| GNDPLL        | GND      |       | PLL circuit GND.                                                                                            |
| GNDXTAL       | GND      |       | XTAL circuit GND.                                                                                           |
| VDDA          | PWR      |       | 1.8V analog VDD.                                                                                            |
| VDDBIAS       | PWR      |       | 3.3V bias circuit VDD                                                                                       |
| VDDC          | PWR      |       | 1.8V digital core VDQ                                                                                       |
| VDDP          | PWR      |       | 3.3V digital periphery (output buffer) VDD.                                                                 |
| VDDPLL        | PWR      |       | 1.8V PLL circuit VDD.                                                                                       |
| VDDXTAL       | PWR      |       | 3.3V XTAL VDD.                                                                                              |



# **Section 3: Pin Assignments**

Table 18: Pin Assignment by Pin Number

| Pin : | # Signal Name | Pin # | Signal Name | Pin # | Signal Name | Pin # | Signal Name               |
|-------|---------------|-------|-------------|-------|-------------|-------|---------------------------|
| 1     | GNDA          | 39    | GNDC        | 77    | VDDA        | 115   | VDDP                      |
| 2     | NC            | 40    | LED1A       | 78    | GNDA        | 116   | GNDP                      |
| 3     | NC            | 41    | LED1B       | 79    | GNDA        | 117   | LED8A                     |
| 4     | VDDA          | 42    | LED1C       | 80    | VDDA        | 118   | LED8B                     |
| 5     | GNDA          | 43    | LED2A       | 81    | GNDA        | 119   | LED8C                     |
| 6     | RD1-          | 44    | LED2B       | 82    | RD7-        | 120   | LED9A                     |
| 7     | RD1+          | 45    | LED2C       | 83    | RD7+        | 1/21  | LED9B                     |
| 8     | GNDA          | 46    | VDDP        | 84    | GNDA        | 122   | LED9C                     |
| 9     | TD1-          | 47    | GNDP        | 85    | TD7-        | 123   | GNDC                      |
| 10    | TD1+          | 48    | LED3A       | 86    | TD7+        | 124   | VDDC                      |
| 11    | GNDA          | 49    | LED3B       | 87    | GNDA        | 125   | VDDC                      |
| 12    | TD2+          | 50    | LED3C       | 88    | TD8+        | 126   | GNDC                      |
| 13    | TD2-          | 51    | LED4A       | 89    | TD8-        | 127   | RST/TRST                  |
| 14    | GNDA          | 52    | LED4B       | 90    | GNDA        | 128   | LEDCLK/LEDMODE0           |
| 15    | RD2+          | 53    | LED4C       | 91    | RD8         | 129   | LEDDATA/LEDMODE1          |
| 16    | RD2-          | 54    | VDDBIAS     | 92    | RD8-        | 130   | EVALIDO/MII_SPD100        |
| 17    | GNDA          | 55    | RDAC        | 93    | GNDA        | 131   | ESOFO/MII_FDX             |
| 18    | VDDA          | 56    | GNDBIAS     | 94    | VDDA        | 132   | ERDYI                     |
| 19    | GNDA          | 57    | VDDPLL      | 95    | GNDA        | 133   | ECLKO                     |
| 20    | VDDA          | 58    | VDDXTAL     | 96    | TEST1       | 134   | TDM_FRM_OUTSKIP_S         |
| 21    | GNDA          | 59    | XTALI/CK25  | 97    | TEST0       |       | RAMBIST                   |
| 22    | RD3-          | 60    | XTALO       | 98    | MDIO        | 135   | TDM_DATA_OUT/<br>MDIX_DIS |
| 23    | RD3+          | 61    | GNDXTAL     | 99    | MDC         | 136   | VDDP                      |
| 24    | GNDA          | 62    | GNDPE       | 100   | MISO/TDO/DO | 137   | GNDP                      |
| 25    | TD3-          | 63    | VDDA        | 101   | MOSI/TDI/DI | 138   | EDO00/EXPFREQ0            |
| 26    | TD3+          | 64    | GNDA        | 102   | SCK/TCK/SCK | 139   | EDO00/EXPFREQ1            |
| 27    | GNDA          | 65    | RD5-        | 103   | SS/TMS/CS   | 140   | EDO02/QOS_EN              |
| 28    | TD4+          | 66    | RD5+        | 104   | LED5A       | 141   | ED003/QOS FC DIS          |
| 29    | TD4-          | (67)  | GNDA        | 105   | LED5B       | 141   | ED003/Q03_FC_DI3          |
| 30    | GNDA          | ⟨ 68  | TD5-        | 106   | LED5C       | 142   | QOS PORT SEL[0]           |
| 31    | RD4+          | 69    | TD5+        | 107   | LED6A       | 143   | EDO05/                    |
| 32    | RD4-          | 70    | GNDA        | 108   | LED6B       |       | QOS_PORT_SEL[1]           |
| 33    | GNDA          | 71    | TD6+        | 109   | LED6C       | 144   | EDO06/                    |
| 34    | VDDA          | 72    | TD6-        | 110   | VDDP        |       | QOS_PORT_SEL[2]           |
| 35    | GNDA          | 73    | GNDA        | 111   | GNDP        | 145   | EDO07/ENFDXFLOW           |
| 36    | VDØC,         | 74    | RD6+        | 112   | LED7A       | 146   | VDDP                      |
| 37    | <b>ENDC</b>   | 75    | RD6-        | 113   | LED7B       | 147   | GNDP                      |
| 38,   | VDDC          | 76    | GNDA        | 114   | LED7C       | 148   | EDO08/ENHDXFLOW           |

| Pin # Signal Name           149         EDO09           150         EDO10/HW_FWDG_EN           151         EDO11/EXPMODE           152         EDO12/CHIPCNT           153         EDO13/CHAIN           154         EDO15/CHIPID1           155         EDO15/CHIPID1           156         LINK           157         CRS           158         COL           159         TXD3/CPU_EPROM_SEL           160         TXD2/TURBOMII           161         TXD1/BIST_CLRMEM_SEL           162         VDDP           163         VDDC           164         GNDC           165         GNDP           166         TXD0/EE_93C46           167         TXEN           168         TXC           169         TXER           170         VDDP           171         GNDP           172         RXER           173         RXC           174         RXD1           177         RXD2           178         RXD3           179         VDDC           180         GNDC           < | D' "     | O'ana at Mana                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 150 EDO10/HW_FWDG_EN 151 EDO11/EXPMODE 152 EDO12/CHIPCNT 153 EDO13/CHAIN 154 EDO14/CHIPID0 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 151 EDO11/EXPMODE 152 EDO12/CHIPCNT 153 EDO13/CHAIN 154 EDO14/CHIPIDO 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 152 EDO12/CHIPCNT 153 EDO13/CHAIN 154 EDO14/CHIPID0 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 153 EDO13/CHAIN 154 EDO14/CHIPID0 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 151      | EDO11/EXPMODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 154 EDO14/CHIPIDO 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 152      | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 155 EDO15/CHIPID1 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 153      | EDO13/CHAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 156 LINK 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 154      | EDO14/CHIPID0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 157 CRS 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 155      | EDO15/CHIPID1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 158 COL 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 156      | LINK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 159 TXD3/CPU_EPROM_SEL 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 157      | CRS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 160 TXD2/TURBOMII 161 TXD1/ BIST_CLRMEM_SEL 162 VDDP 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 158      | COL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 161 TXD1/ BIST_CLRMEM_SEL  162 VDDP  163 VDDC  164 GNDC  165 GNDP  166 TXD0/EE_93C46  167 TXEN  168 TXC  169 TXER  170 VDDP  171 GNDP  172 RXER  173 RXC  174 RXDV  175 RXD0  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 159      | TXD3/CPU_EPROM_SEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BIST_CLRMEM_SEL  162 VDDP  163 VDDC  164 GNDC  165 GNDP  166 TXDO/EE_93C46  167 TXEN  168 TXC  169 TXER  170 VDDP  171 GNDP  172 RXER  173 RXC  174 RXDV  175 RXDO  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 160      | TXD2/TURBOMII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 163 VDDC 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 161      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 164 GNDC 165 GNDP 166 TXD0/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 162      | VDDP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 165 GNDP 166 TXDO/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXDO 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 163      | VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 166 TXDO/EE_93C46 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXDO 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 164      | GNDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 167 TXEN 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 165      | GNDP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 168 TXC 169 TXER 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 166      | TXD0/EE_93C46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 169 TXER 170 VDDP 171 GNDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 167      | TXEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 170 VDDP 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 168      | TXC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 171 GNDP 172 RXER 173 RXC 174 RXDV 175 RXD0 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 169      | TXER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 172 RXER  173 RXC  174 RXDV  175 RXD0  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 170      | VDDP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 173 RXC  174 RXDV  175 RXD0  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 171      | GNDP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 174 RXDV  175 RXD0  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 172      | RXER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 175 RXD0  176 RXD1  177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 173      | RXC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 176 RXD1 177 RXD2 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 174      | RXDV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 177 RXD2  178 RXD3  179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 175      | RXD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 176      | RXD1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 178 RXD3 179 VDDC 180 GNDC 181 GNDP 182 VDDP 183 EDI15 184 EDI14 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 177      | RXD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 179 VDDC  180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | RXD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 180 GNDC  181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 181 GNDP  182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 182 VDDP  183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 183 EDI15  184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 184 EDI14  185 EDI13  186 EDI12  187 EDI11  188 EDI10  189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 185 EDI13 186 EDI12 187 EDI11 188 EDI10 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 186 EDI12<br>187 EDI11<br>188 EDI10<br>189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 187 EDI11<br>188 EDI10<br>189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 188 EDI10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 189 VDDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | The same of the sa |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          | ENDC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <u> </u> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| Pin # | Signal Name    |
|-------|----------------|
| 191   | EDI09          |
| 192   | EDI08          |
| 193   | EDI07          |
| 194   | EDI06          |
| 195   | EDI05          |
| 196   | EDI04          |
| 197   | EDI03          |
| 198   | EDI02          |
| 199   | VDDP           |
| 200   | GNDP           |
| 201   | EDI01          |
| 202   | EDI00          |
| 203   | TDM_DATA_IN    |
| 204   | TDM_FRM_IN     |
| 205   | ECKLI          |
| 206   | ERDYO/LEDMODE2 |
| 207   | ESOFI          |
| 208   | EVALIDI        |
|       |                |



Table 19: Pin Assignment by Signal Name

| Pin #      | Signal Name               | Pin # | Signal Name        | Pin #            | ‡ Signal Name    | Pin #             | Signal Name |
|------------|---------------------------|-------|--------------------|------------------|------------------|-------------------|-------------|
| 158        | COL                       | 208   | EVALIDI            | 171              | GNDP             | 7                 | RD1+        |
| 157        | CRS                       | 130   | EVALIDO/MII_SPD100 | 181              | GNDP             | 16                | RD2-        |
| 205        | ECKLI                     | 1     | GNDA               | 200              | GNDP             | 15                | RD2+        |
| 133        | ECLKO                     | 5     | GNDA               | 62               | GNDPLL           | 22                | RD3-        |
| 202        | EDI00                     | 8     | GNDA               | 61               | GNDXTAL          | 23                | RD3+        |
| 201        | EDI01                     | 11    | GNDA               | 40               | LED1A            | 32                | RD4-        |
| 198        | EDI02                     | 14    | GNDA               | 41               | LED1B            | 31                | RD4+        |
| 197        | EDI03                     | 17    | GNDA               | 42               | LED1C            | 65                | RD5-        |
| 196        | EDI04                     | 19    | GNDA               | 43               | LED2A            | 66                | RD5+        |
| L95        | EDI05                     | 21    | GNDA               | 44               | LED2B            | , 75V             | RD6-        |
| 194        | EDI06                     | 24    | GNDA               | 45               | LED2C            | <7A               | RD6+        |
| 193        | EDI07                     | 27    | GNDA               | 48               | LED3A            | > <del>*</del> 82 | RD7-        |
| 192        | EDI08                     | 30    | GNDA               | 49               | LED3B            | 83                | RD7+        |
| 191        | EDI09                     | 33    | GNDA               | 50               | LED3C            | 92                | RD8-        |
| L88        | EDI10                     | 35    | GNDA               | 51               | LED4A            | 91                | RD8+        |
| 187        | EDI11                     | 64    | GNDA               | 52               | LED4B            | 55                | RDAC        |
| 186        | EDI12                     | 67    | GNDA               | 53               | LED4C            | 127               | RST/TRST    |
| 185        | EDI13                     | 70    | GNDA               | 104              | LED5A            | 173               | RXC         |
| .84        | EDI14                     | 73    | GNDA               | 105              | (LEQ5)8          | 175               | RXD0        |
| .83        | EDI15                     | 76    | GNDA               | 106              | LED5C            | 176               | RXD1        |
| 138        | EDO00/EXPFREQ0            | 78    | GNDA               | 107              | LED6A            | 177               | RXD2        |
| 139        | EDO01/EXPFREQ1            | 79    | GNDA               | 108              | LED6B            | 178               | RXD3        |
| L40        | EDO02/QOS_EN              | 81    | GNDA               | <del>=</del> 109 | LED6C            | 174               | RXDV        |
| 41         | EDO03/QOS_FC_DIS          | 84    | GNDA               | 112              | LED7A            | 172               | RXER        |
| 42         | EDO04/                    | 87    | GNDA               | 113              | LED7B            | 102               | SCK/TCK/SCK |
|            | QOS_PORT_SEL[0]           | 90    | GNDA               | 114              | LED7C            | 103               | SS/TMS/CS   |
| L43        | EDO05/                    | 93    | GNDA               | 117              | LED8A            | 9                 | TD1-        |
|            | QOS_PORT_SEL[1]           | 95    | GNDA               | 118              | LED8B            | 10                | TD1+        |
| .44        | EDO06/<br>QOS_PORT_SEL[2] | 56    | GNDBIAS            | 119              | LED8C            | 13                | TD2-        |
| L45        | EDO07/ENFDXFLOW           | 37    | GNOC               | 120              | LED9A            | 12                | TD2+        |
|            | EDO08/ENHDXFLOW           | 39    | GNDC               | 121              | LED9B            | 25                | TD3-        |
| L49        | ED009                     | 123   | <b>€NDC</b>        | 122              | LED9C            | 26                | TD3+        |
| L50        | EDO10/HW_FWDG_EN          | 126   | GNDC               | 128              | LEDCLK/LEDMODE0  | 29                | TD4-        |
| 151        | EDO10/11W_1WDG_EIN        | 164   | GNDC               | 129              | LEDDATA/LEDMODE1 | 28                | TD4+        |
| 151<br>152 | ED012/CHIPCNT             | 180   | GNDC               | 156              | LINK             | 68                | TD5-        |
| 153        | ED013/CHAIN               | 190   | GNDC               | 99               | MDC              | 69                | TD5+        |
| .53        | ED014/CHIPIDO             | 47    | GNDP               | 98               | MDIO             | 72                | TD6-        |
|            | ED014/CHIPIDO             | 111   | GNDP               | 100              | MISO/TDO/DO      | 71                | TD6+        |
| .55<br>.32 | ERDYI ERDY                | 116   | GNDP               | 101              | MOSI/TDI/DI      | 85                | TD7-        |
|            | ERDÝO/LEDMODE2            | 137   | GNDP               | 2                | NC               | 86                | TD7+        |
| 206<br>207 |                           | 147   | GNDP               | 3                | NC               | 89                | TD8-        |
| /U/        | ESON                      |       |                    |                  |                  |                   |             |

| Din 4 | t Signal Nama                 |
|-------|-------------------------------|
| 203   | # Signal Name TDM DATA IN     |
| 135   | TDM_DATA_OUT/ MDIX_DIS        |
| 204   | TDM_FRM_IN                    |
| 134   | TDM_FRM_OUT/<br>SKIP_SRAMBIST |
| 97    | TEST0                         |
| 96    | TEST1                         |
| 168   | TXC                           |
| 166   | TXD0/EE_93C46                 |
| 161   | TXD1/<br>BIST_CLRMEM_SEL      |
| 160   | TXD2/TURBOMII                 |
| 159   | TXD3/CPU_EPROM_SEL            |
| 167   | TXEN                          |
| 169   | TXER                          |
| 4     | VDDA                          |
| 18    | VDDA                          |
| 20    | VDDA                          |
| 34    | VDDA                          |
| 63    | VDDA                          |
| 77    | VDDA                          |
| 80    | VDDA                          |
| 94    | VDDA                          |
| 54    | VDDBIAS                       |
| 36    | VDDC                          |
| 38    | VDDC                          |
| 124   | VDDC                          |
| 125   | VDDC                          |
| 163   | VDDC                          |
| 179   | VDDC                          |
| 189   | VDDC                          |
| 46    | VDDP                          |
| 110   | VDDP                          |
| 115   | VDDP                          |
| 136   | VDDP                          |
| 146   | VDDP                          |
| 162   | VDDP                          |
| 170   | VDDP                          |
| 182   | VDDP /                        |
| 199   | VDDP                          |
| 57    | VDDPLL                        |
| 58    | YEDXTAL                       |
| 59,   | XTALI/CK25                    |
|       | 7                             |

BROADCOM<sub>®</sub>

July 20, 2010 • 5338M-DS202-R

BCM5338M Data Sheet Register Definitions

# **Section 4: Register Definitions**

# **Register Definitions**

The BCM5338M register set can be accessed through the SMP. The register space is organized into pages, each contains a certain set of registers. The following table lists the pages defined in the BCM5338M.

To access a page, the page register (0xFF) is written with the page value. The registers contained in the page can then be accessed by their address.

Table 20: Global Page Register Map

| Page    | Description                                      |
|---------|--------------------------------------------------|
| 00h     | "Control Registers" on page 107.                 |
| 01h     | "Status Registers" on page 114.                  |
| 02h     | "Management Mode Registers" on page 118.         |
| 03h     | "MIB Autocast Registers" on page 125.            |
| 04h     | "ARL Control Registers" on page 128.             |
| 05h     | "ARL Access Registers" on page 132.              |
| 06h     | "Management Frame Access Registers" on page 141. |
| 07h     | Reserved.                                        |
| 08h     | "Generic Memory Access Registers" on page 143.   |
| 09h     | Reserved.                                        |
| 0Ah     | "Priority Queue Control Registers" on page 144.  |
| OBh-OFh | Reserved                                         |
| 10h     | Port OMII registers (10/100 Port 0).             |
| 11h     | Rort I MII registers (10/100 Port 1).            |
| 12h     | Rort 2 MII registers (10/100 Port 2).            |
| 13h     | Port 3 MII registers (10/100 Port 3).            |
| 14h     | Port 4 MII registers (10/100 Port 4).            |
| 15h     | Port 5 MII registers (10/100 Port 5).            |
| 16h     | Port 6 MII registers (10/100 Port 6).            |
| 17h     | Port 7 MII registers (10/100 Port 7).            |
| 18h     | Port 8 MII registers (MII/IMP Port).             |
| 19h-1Fh | Reserved.                                        |
| 20h     | Port 0 MIB registers (10/100 Port 0).            |
| 21h     | Port 1 MIB registers (10/100 Port 1).            |
| 22h     | Port 2 MIB registers (10/100Port 2).             |
| 23h     | Port 3 MIB registers (10/100 Port 3).            |
|         |                                                  |

BCM5338M Data Sheet Register Definitions

Table 20: Global Page Register Map (Cont.)

| Page    | Description                                                                           |
|---------|---------------------------------------------------------------------------------------|
| 24h     | Port 4 MIB registers (10/100 Port 4).                                                 |
| 25h     | Port 5 MIB registers (10/100 Port 5).                                                 |
| 26h     | Port 6 MIB registers (10/100 Port 6).                                                 |
| 27h     | Port 7 MIB registers (10/100 Port 7).                                                 |
| 28h     | Port 8 MIB registers (MII/IMP Port).                                                  |
| 29h-2Fh | Reserved.                                                                             |
| 30h     | "QoS Registers" on page 172.                                                          |
| 31h     | "Port-Based VLAN Registers" on page 178.                                              |
| 32h     | "MAC-Based Trunking Registers" on page 181                                            |
| 33h     | Reserved.                                                                             |
| 34h     | "802.1Q VLAN Registers" on page 182.                                                  |
| 35h     | "Broadcast/Multicast Suppression Registers" on page 191.                              |
| 36h-3Fh | Reserved.                                                                             |
| 40h     | "802.1x Registers" on page 192                                                        |
| 41h     | "MAC Address Security Registers" on page 195.                                         |
| 42h     | "Ingress/Egress Rate Control Registers" on page 200.                                  |
| 43h     | "802.1s Multiple Spanning Tree Registers" on page 204.                                |
| 44h-EFh | Reserved.                                                                             |
| F0h-F7h | SPI Data I/O 0-7—Table 190: "SPI Registers (Maps Globally to All Pages)," on page 209 |
| F8h-FDh | Reserved.                                                                             |
| FEh     | "SPI Status Register" on page 209.                                                    |
| FFh     | "Page Register" on page 210.                                                          |



BCM5338M Data Sheet Control Registers

# **Control Registers**

Table 21: Control Registers (Page 00h)

| Addr    | Bits     | Register Name                           |
|---------|----------|-----------------------------------------|
| 00h     | 8        | 10/100 Port Control register 0          |
| 01h     | 8        | 10/100 Port Control register 1          |
| 02h     | 8        | 10/100 Port Control register 2          |
| 03h     | 8        | 10/100 Port Control register 3          |
| 04h     | 8        | 10/100 Port Control register 4          |
| 05h     | 8        | 10/100 Port Control register 5          |
| 06h     | 8        | 10/100 Port Control register 6          |
| 07h     | 8        | 10/100 Port Control register 7          |
| 08h     | 8        | MII/IMP Port Control register 8         |
| 09h     | Reserved | <u> </u>                                |
| 0Ah     | 8        | SMP Control register                    |
| OBh     | 8        | Switch Mode register                    |
| 0Ch-0Dh | Reserved |                                         |
| 0Eh     | 8        | MII Port State Override register        |
| 0Fh     | 8        | Power-Down mode                         |
| 10h-20h | Reserved |                                         |
| 21h     | 8        | New Control register                    |
| 22h-23h | 16       | WAN Port Select register                |
| 24h-25h | 16       | Protected Port Select register          |
| 26h-27h | 16       | Software Flow Control register          |
| 28h-29h | 16       | Unicast Lookup Fail Drop MAP register   |
| 2Ah-2Bh | 16       | Multicast Lookup Fail Drop MAP register |
| 2Ch-FEh | Reserved |                                         |
| FFh     | 8        | Page register                           |



BCM5338M Data Sheet Control Registers

## 10/100 Port Control Register [0:7]

Table 22: 10/100 Port Control Register (Page 00h: Address 00d-07d, 00h-07h)

| BIt | Name           | R/W | Description                                                                                                                                                                                                                                                                         | Default                                         |
|-----|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 7:5 | STP_STATE[2:0] | R/W | The CPU writes the current computed states of its spanning tree algorithm for this port:  000 = No spanning tree (unmanaged mode).  001 = Disabled state (default for managed mode).  010 = Blocking state.  011 = Listening state.  100 = Learning state.  101 = Forwarding state. | Controlled by the<br>HW_FWDG_EN<br>Strap option |
|     |                |     | 110–111 = Reserved.                                                                                                                                                                                                                                                                 |                                                 |
| 1   | TX_DISABLE     | R/W | Disables the transmit function of the port at the MAC level.                                                                                                                                                                                                                        | 0                                               |
| 0   | RX_DISABLE     | R/W | Disables the receive function of the port at the MAC level                                                                                                                                                                                                                          | . 0                                             |

# MII/IMP Port Control Register [8]

Table 23: MII/IMP Port Control Register (Page 00h: Address 08d, 08h)

| ne R/          | /W        | Description                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |           | Description                                                                                                                                                                                                                                                                                                                                                                                      | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| _STATE[2:0] R/ | 'W        | Spanning Tree Protocol State. CPU writes the current computed states of its spanning tree algorithm for this port.  000 = No spanning tree (unmanaged mode).  001 = Disabled state.  010 = Blocking state.  011 = Listening state.  100 = Learning state.  110 = 111 = Reserved.  Ignored when SW_FWDG_MODE = Unmanaged.                                                                         | 001 (controlled by HW_FWDG_EN strap option)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| UCST_EN R      |           | Receive Unicast Enable. Enables the receipt of unicast frames on the IMP, when the IMP is configured as the frame management port, and the frame was flodded due to no matching address table entry.  When cleared, unicast frames that meet the mirror ingress/egress rules are still forwarded to the frame management port.  Ignored if the IMP is not selected as the frame management port. | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                | UCST_EN R | UCST_EN R(W)                                                                                                                                                                                                                                                                                                                                                                                     | algorithm for this port.  000 = No spanning tree (unmanaged mode).  001 = Disabled state.  010 = Blocking state.  011 = Listening state.  100 = tearning state.  101 = Reserved.  Ignored when SW_FWDG_MODE =  Unmanaged.  UCST_EN  Receive Unicast Enable. Enables the receipt of unicast frames on the IMP, when the IMP is configured as the frame management port, and the frame was flodded due to no matching address table entry.  When cleared, unicast frames that meet the mirror ingress/egress rules are still forwarded to the frame management port.  Ignored if the IMP is not selected as the frame |

Table 23: MII/IMP Port Control Register (Page 00h: Address 08d, 08h) (Cont.)

| BIt | Name       | R/W | Description                                                                                                                                                                                                     | Default |
|-----|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 3   | RX_MCST_EN | R/W | <b>Receive Multicast Enable.</b> Enables the receipt of multicast frames on the IMP, when the IMP is configured as the frame management port, and the frame was flooded due to no matching address table entry. |         |
|     |            |     | When cleared, multicast frames that meet the Mirror Ingress/Egress Rules are still forwarded to the frame management port.                                                                                      |         |
|     |            |     | Ignored if the IMP is not selected as the frame management port.                                                                                                                                                |         |
| 2   | RX_BCST_EN | R/W | <b>Receive Broadcast Enable.</b> Enables the receipt of broadcast frames on the IMP, when the IMP is configured as the frame management port.                                                                   | 0       |
|     |            |     | When cleared, multicast frames that meet the Mirror Ingress/Egress Rules are still forwarded to the frame management port.                                                                                      |         |
|     |            |     | Ignored if the IMP is not selected as the frame management port.                                                                                                                                                |         |
| 1   | TX_DISABLE | R/W | Disables the transmit function of the port at the MAC level.                                                                                                                                                    | 0       |
| 0   | RX_DISABLE | R/W | Disables the receive function of the port at the MAC level.                                                                                                                                                     | 0       |

# **SMP Control Register**

Table 24: SMP Control Register (Page 00h: Address 10d, 0Ah)

| BIt | Name       | R/W | Description                                                                                                                                                                                                | Default |
|-----|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7–5 | RESERVED   | RO  |                                                                                                                                                                                                            | 0       |
| 4   | RX_UCST_EN | R/W | <b>Receive Unicast Enable.</b> Enables the receipt of unicast frames on the SMP, when the SMP is configured as the frame management port and the frame was flooded due to no matching address table entry. | 0       |
|     |            |     | When cleared, unicast frames that meet the mirror ingress/egress cutes are still forwarded to the frame management port.  Ignored if the SMP is not selected as the frame management port.                 |         |
| 3   | RX_MCST_EN | R/W | Receive Multicast Enable. Enables the receipt of multicast frames on the SMP, when the SMP is configured as the frame management port, and the frame was flooded due to no matching address table entry.   |         |
|     |            |     | When cleared, multicast frames that meet the mirror ingress/<br>egress rules are still forwarded to the frame management port.                                                                             |         |
|     |            |     | Ignored if the SMP is not selected as the frame management port.                                                                                                                                           |         |

Table 24: SMP Control Register (Page 00h: Address 10d, 0Ah) (Cont.)

| BIt | Name       | R/W | Description                                                                                                                                   | Default |
|-----|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2   | RX_BCST_EN | R/W | <b>Receive Broadcast Enable.</b> Enables the receipt of broadcast frames on the SMP, when the SMP is configured as the frame management port. | 0       |
|     |            |     | When cleared, multicast frames that meet the mirror ingress/egress rules are still forwarded to the frame management port.                    |         |
|     |            |     | Ignored if the SMP is not selected as the frame management port.                                                                              | •       |
| 1:0 | RESERVED   | RO  | -                                                                                                                                             | 0       |

# **Switch Mode Register**

Table 25: Switch Mode Register (Page 00h: Address 11d, 08h)

| BIt | Name         | R/W | Description                                                                                                                                                                                                                                | Default        |
|-----|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 7:6 | RESERVED     | RO  | -                                                                                                                                                                                                                                          | 11             |
| 5:4 | IPG          | R/W | Programmable Interpacket Gap.                                                                                                                                                                                                              | 11             |
|     |              |     | 00 = Reserved.                                                                                                                                                                                                                             |                |
|     |              |     | 01 = Reserved.                                                                                                                                                                                                                             |                |
|     |              |     | 10 = 92-bit time.                                                                                                                                                                                                                          |                |
|     |              |     | 11 = 96-bit time.                                                                                                                                                                                                                          |                |
| 3   | NOBLKCD      | R/W | Do Not Block Carrier Detected Signal .                                                                                                                                                                                                     | 0              |
|     |              |     | 1 = Do not block, export always defers to crs.                                                                                                                                                                                             |                |
|     |              |     | 0 = Block CD <sub>1</sub> (compatible with BCM5328).                                                                                                                                                                                       |                |
| 2   | RESERVED     | RO  | -                                                                                                                                                                                                                                          | 01             |
| 1   | SW_FWDG_EN   | R/W | Software Forwarding Enable.                                                                                                                                                                                                                | HW_FWDG_EN pin |
|     |              |     | SW_FWDG_EN=1 = Frame forwarding is enabled.                                                                                                                                                                                                |                |
|     |              | ~   | SW_FWDG_EN=0 = Frame forwarding is this abled.                                                                                                                                                                                             |                |
|     |              |     | Read from HW_FWDG_EN pin on power-on. Can<br>be overwritten subsequently. For managed<br>switch implementations, the switch should be<br>configured to disable forwarding on power-on,<br>to allow the processor to configure the internal |                |
|     |              | )   | address table and other parameters, before frame forwarding is enabled.                                                                                                                                                                    |                |
| 0   | SW_FWDG_MODE | R/W | <b>Software Forwarding Mode.</b> Programmed from the inverse of the HW_FWDG_EN pin at poweron. Can be overwritten subsequently.                                                                                                            |                |
|     |              |     | 0 = Unmanaged mode.                                                                                                                                                                                                                        |                |
|     |              |     | 1 = Managed mode.                                                                                                                                                                                                                          |                |
| (l  |              |     | The ARL treats Reserved Multicast addresses differently dependent on this selection. See Table 5 on page 43 for a precise definition.                                                                                                      |                |
|     | Ÿ            |     | Table 5 on page 43 for a precise definition.                                                                                                                                                                                               |                |

# **MII Port State Override Register**

Table 26: MII Port State Override Register (Page 00h: Address 14d, 0Eh)

| BIt | Name                      | R/W   | Description                                              | Default |
|-----|---------------------------|-------|----------------------------------------------------------|---------|
| 7   | MII_SW_OR                 | R/W   | MII Software Override.                                   | 0       |
|     |                           |       | 0 = Use MII hardware pin status                          |         |
|     |                           |       | 1 = Use contents of this register                        |         |
| 6   | EN_IMP_RX_PAUSE<br>_NOTAG | R/W   | This bit is used when MII port configured as management. | 0       |
|     |                           |       | 0 = RXMAC detect PAUSE frame with BRCM_TAG.              |         |
|     |                           |       | 1 = RXMAC detect standard PAUSE frame.                   |         |
| 5   | RESERVED                  | RO    | -                                                        | 0       |
| 4   | RvMII_EN                  | R/W   | Reverse MII Enable.                                      | 0       |
|     |                           |       | 0 = Normal MII mode                                      |         |
|     |                           |       | 1 = Enable RvMII mode                                    |         |
| 3   | LP_FLOW_CNTRL             | R/W   | Link Partner Flow Contro Capability.                     | 0       |
|     |                           |       | 0 = Not PAUSE capable                                    |         |
|     |                           |       | 1 = PAUSE capable                                        |         |
| 2   | SPEED100                  | R/W   | Speed.                                                   | 0       |
|     |                           |       | 0 = 10 Mbps                                              |         |
|     |                           |       | 1 = 100 Mbps                                             |         |
| 1   | FDX                       | R/W   | Full-duplex.                                             | 0       |
|     |                           |       | 0 = <u>Half</u> -duplex                                  |         |
|     |                           |       | 1⁄ = Full-duplex                                         |         |
| 0   | LINK                      | R/W < | Link Status.                                             | 0       |
|     |                           |       | 0 = Link fail                                            |         |
|     |                           |       | <sup>→</sup> 1 = Link pass                               |         |

# Power-Down Mode Register

Table 27: Power-Down Mode Register (Page 00h: Address 15d, 0Fh)

| BIt | Name             | R/W | Description                                                                                                | Default |
|-----|------------------|-----|------------------------------------------------------------------------------------------------------------|---------|
| 7:1 | PORTx_POWER_DOWN | R/W | Individual Port Power-Down Register. Disables all clocking to an individual PHY port.  0 = PHY is enabled. | 0       |
|     |                  |     | 1 = PHY is disabled.                                                                                       |         |
| 0   | PORTO_POWER_DOWN | R/W | Never write this bit as anything but 0.                                                                    | 0       |

# **New Control Register**

Table 28: New Control Register (Page 00h: Address 33d, 21h)

| BIt | Name         | R/W | Description                                                                                                                                                                                         | Default      |
|-----|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 7   | MLF_FM_EN    | R/W | Multicast Lookup Fail Forward Map Enable. When set to: 1, any incoming packets with multicast DA not in the ARL table follow the Multicast Lookup Fail Forward Map register (page 00h; offset 2ah). | 0            |
|     |              |     | 0, any incoming packets with multicast DA not in the ARL table flood.                                                                                                                               |              |
| 6   | ULF_FM_EN    | R/W | Unicast Lookup Fail Forward Map Enable. When set to:                                                                                                                                                | 0            |
|     |              |     | 1, any incoming packets with unicast DA not in the ARL table follow Unicast Lookup Fail Forward Map Register (page 00h; offset 28h).                                                                |              |
|     |              |     | 0, any incoming packets with unicast DA not in the ARL table flood.                                                                                                                                 |              |
| 5   | BUF_RPT      | R/W | <b>Buffer Repeat Mode.</b> When set to 1, any incoming packets bypasses DA checking and flooding to other ports.                                                                                    | 0            |
| 4   | LED_SW       | R/W | LED Software Override Control Mode                                                                                                                                                                  | 0            |
|     |              |     | 1 = Software could override LED mode (the following bit 3:1).                                                                                                                                       |              |
|     |              |     | 0 = Using strap pins to decide LED mode.                                                                                                                                                            |              |
| 3:1 | LED_mode     | R/W | LED mode.                                                                                                                                                                                           | LEDMODE[2:0] |
| 0   | IP_MULTICAST | R/W | Must be set to 1 to support Multicast addresses in the ARL table.                                                                                                                                   | 0            |

# **WAN Port Select Register**

Table 29: WAN Port Select Register (Page 00h: Address 34–35d, 22–23h)

| BIt   | Name       | R/W    | Description                                                                                               | Default |
|-------|------------|--------|-----------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved   | RO     | - 6                                                                                                       | 0       |
| 9     | EN_MAN2WAN | R/W    | O Management port only uses egress direct frame to WAN port                                               | 0       |
|       |            |        | 1 = Management port can send non-egress<br>direct frames to WAN port                                      |         |
| 8:0   | Wan_select | /R/VA/ | Set the assigned WAN port to 1.                                                                           | 0       |
|       |            | $\ll$  | <b>Example:</b> If port 0 is assigned as WAN port, set to 0_0000_0001.                                    |         |
|       |            |        | <b>Note:</b> Only ports located on chip 0 can be configured as the WAN port.                              |         |
|       |            |        | In multiple chip designs, this port map must be the same in all chips although it only is used by chip 0. |         |
|       |            |        | The management port cannot be configured as a WAN port.                                                   |         |
|       |            |        |                                                                                                           |         |

# **Protected Port Select Register**

Table 30: Protected Port Select Register (Page 00h: Address 36–37d, 24–25h)

| BIt | Name        | R/W | Description                                                                  | Default |
|-----|-------------|-----|------------------------------------------------------------------------------|---------|
| 8:0 | PROT_select | R/W | Set the assigned Protected port to 1:                                        | 0       |
|     |             |     | <b>Example:</b> If port 0 is assigned as Protected port, set to 0_0000_0001. |         |
|     |             |     | <b>Note:</b> The management port cannot be configured as a protected port.   |         |

# **Software Flow Control Register**

Table 31: Software Flow Control Register (Page 00h: Address 38/239d, 26–27h)

| BIt | Name           | R/W | Description                                                     | Default |
|-----|----------------|-----|-----------------------------------------------------------------|---------|
| 9   | SW_FLOW_CON_EN | R/W | Enable software override flow control result.                   | 0       |
| 8:0 | SW_FLOW_CON    | R/W | Software to disable full/half duplex flow control for per port: | 1FF     |
|     |                |     | 1 = Enable                                                      |         |
|     |                |     | 0 = Disable                                                     |         |

# **Unicast Lookup Fail Forward Map Register**

Table 32: Unicast Lookup Fail Forward Map Register (Page 00h: Address 40-41d, 28-29h)

| BIt   | Name                  | R/W   | Description                                                                                  | Default |
|-------|-----------------------|-------|----------------------------------------------------------------------------------------------|---------|
| 15:11 | RSEV                  | R/RO  | Reserved                                                                                     | 0       |
| 10:0  | ULF_FORWARD_MAP[10:0] | R/W 🗸 | Unicast Lookup Fail Forward Map.                                                             | 0       |
|       |                       |       | Bit 7–0 = Local 10/100 port.                                                                 |         |
|       |                       |       | Bit 8 = MII port.                                                                            |         |
|       | 6                     |       | Bit 9 = Reserved.                                                                            |         |
|       |                       |       | Bit 10 = SPI port.                                                                           |         |
|       |                       | >     | Set bit[6], ULF_FM_EN of New Control register (Page 00, Address 21h) to enable this feature. |         |

# Multicast Lookup Fail Forward Map Register

Table 33: Multicast Lookup Fail Forward Map Register (Page 00h: Address 42-43d, 2a-2bh)

| BIt   | Name | R/W  | Description | Default |
|-------|------|------|-------------|---------|
| 15:11 | RSEV | R/RO | Reserved    | 0       |

Table 33: Multicast Lookup Fail Forward Map Register (Page 00h: Address 42-43d, 2a-2bh) (Cont.)

| BIt  | Name                  | R/W | Description                                                                                  | Default |
|------|-----------------------|-----|----------------------------------------------------------------------------------------------|---------|
| 10:0 | MLF_FORWARD_MAP[10:0] | R/W | Multicast Lookup Fail Forward Map.                                                           | 0       |
|      |                       |     | Bit $7-0 = \text{Local } 10/100 \text{ port.}$                                               |         |
|      |                       |     | Bit 8 = MII port                                                                             |         |
|      |                       |     | Bit 9 = Reserved                                                                             |         |
|      |                       |     | Bit 10 = SPI port                                                                            |         |
|      |                       |     | Set bit[7], MLF_FM_EN of New Control register (Page 00, Address 21h) to enable this feature. |         |

# **Status Registers**

Table 34: Status Registers (Page 01h)

| Addr    | Bits      | Register Name                |
|---------|-----------|------------------------------|
| 00h-01h | 16        | Link Status Summary          |
| 02h-03h | 16        | Link Status Change           |
| 04h-05h | 16        | Port Speed Summary           |
| 06h-07h | 16        | Duplex Status Summary        |
| 08h-09h | 16        | PAUSE Status Summary         |
| 0Ah-0Bh | Reserved  |                              |
| 0Ch-0Dh | 16        | Source Address Change        |
| 0Eh-0Fh | Reserved  |                              |
| 10h-15h | 48        | Last Source Address Port 0   |
| 16h-1Bh | 48        | Last Source Address Port 1   |
| 1Ch-21h | 48        | Last Source Address Port 2   |
| 22h-27h | 48        | Last Source Address Port 3   |
| 28h-2Dh | 48        | Last Source Address Port 4   |
| 2Eh-33h | 48        | Last Source Address Port 5   |
| 34h-39h | <b>48</b> | Last Source Address Port 6   |
| 3Ah-3Fh | 48        | Last Source Address Port 7   |
| 40h-45h | 48        | Last Source Address MII Port |
| 46h     | 8         | BIST Status register         |
| 47h-FEh | Reserved  |                              |
| FFh     | 8         | Page register                |

# **Link Status Summary**

Table 35: Link Status Summary Register (Page 01h: Address 00dQQ-01d, 00h-01h)

| BIt  | Name             | R/W | Description                                                                                                                                                       | Defaul<br>t |
|------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 15:9 | RESERVED         | RO  | -                                                                                                                                                                 | 0           |
| 8:0  | LINK_STATUS[8:0] | RO  | <b>Link Status.</b> The 9-bit field indicating the Link Status for each 10/100BASE-T port and the MII port (bits $0-7 = 10/100BASE-T$ ports, bit $8 = MII$ port). | 0           |
|      |                  |     | 0 = Link fail.                                                                                                                                                    |             |
|      |                  |     | 1 = Link pass.                                                                                                                                                    |             |
|      |                  |     | <b>Note:</b> The link status for the MII port can only be reported for an external transceiver by:  (a) Using the LINK pin to pass the transceiver's state to the |             |
|      |                  |     | BCM5338M.                                                                                                                                                         |             |
|      |                  |     | (b) Using the CPU to read the link status via the MDC/MDIO interface and write this back to the MII Port status Override register                                 |             |
|      |                  |     | (Page Oh, Address 14h).                                                                                                                                           |             |

# **Link Status Change**

Table 36: Link Status Change Register (Page Oth) Address 02d-03d, 02h-03h)

| BIt  | Name                    | R/W  | Description                                                                                                                                                                                                      | Default |
|------|-------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED                | RO   |                                                                                                                                                                                                                  | 0       |
| 8:0  | LINK_STATUS_CHANGE[8:0] | RC   | Link Status Change. The 9-bit field indicating that the Link Status for an individual 10/100BASE-T port or MII port had changed since the last read operation (bits 0–7 = 10/100BASE-T ports, bit 8 = MII port). | 0       |
|      |                         |      | by a read operation.                                                                                                                                                                                             |         |
|      |                         | To   | = Link status constant.                                                                                                                                                                                          |         |
|      | <i>(</i> 5              |      | 1 = Link status change.                                                                                                                                                                                          |         |
|      |                         | las. | <b>Note:</b> The link status change for the MII port can only be reported for <u>an external transceiver</u> by:                                                                                                 |         |
|      |                         |      | (a) Using the LINK pin to pass the transceiver's state to the BCM5338M.                                                                                                                                          |         |
|      |                         |      | (b) Using the CPU to read the link status via the MDC/MDIO interface and write this back to the MII Port Status Override register (Page Oh, Address 14h).                                                        |         |
|      | ^                       |      |                                                                                                                                                                                                                  |         |

# **Port Speed Summary**

Table 37: Port Speed Summary Register (Page 01h: Address 04d-05d, 04h-05h)

| BIt  | Name            | R/W | Description                                                                                                                                                                             | Default |
|------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED        | RO  | -                                                                                                                                                                                       | 0       |
| 8:0  | PORT_SPEED[8:0] | RO  | <b>Port Speed.</b> The 9-bit field indicating the operating speed for each $10/100BASE-T$ port and the MII port (bits $0-7 = 10/100BASE-T$ ports, bit $8 = MII$ port).                  | 0       |
|      |                 |     | 0 = 10 Mbps                                                                                                                                                                             |         |
|      |                 |     | 1 = 100 Mbps                                                                                                                                                                            |         |
|      |                 |     | Note: The port speed for the MII port can only be reported for an external transceiver by:  (a) Using the SPD100 strap to pass the transceiver's default state to the BCM5338M          |         |
|      |                 |     | default state to the BCM5338M. (b) Using the CPU to read the port speed via the MDC/MDIO interface and write this back to the MII Port Status Override register (Page 0h, Address 14h). |         |

# **Duplex Status Summary**

Table 38: Duplex Status Summary Register (Page 11) Address 06d-07d, 06h-07h)

| BIt  | Name              | R/W | Description                                                                                                                                                                                                   | Default |
|------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED          | RO  | -                                                                                                                                                                                                             | 0       |
| 8:0  | DUPLEX_STATE[8:0] | RC  | Duplex State. The 9-bit field indicating the half-duplex/full duplex state for each 10/100BASE-T port and the MII port (bits 0-7 = 10/100BASE-T ports, bit 8 = MII port).  0 = Half-duplex.  1 = Full duplex. | 0       |

# **Pause Status Summary**

Table 39: Pause Status Summary Register (Page 01h: Address 08d-09d, 08h-09h)

| BIt  | Name          |      | R/W | Description                                                                                                                                                                                                                                                        | Default |
|------|---------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED      |      | RO  | -                                                                                                                                                                                                                                                                  | 0       |
| 8:0  | PAUSE_STATE[8 | 3:0] | RC  | <b>PAUSE State.</b> The 9-bit field indicating the PAUSE state for each $10/100BASE-T$ port and the MII port (bits $0-7 = 10/100BASE-T$ ports, bit $8 = MII$ port).                                                                                                | 0       |
|      |               |      |     | 0 = Not pause enabled.                                                                                                                                                                                                                                             |         |
|      |               |      |     | 1 = Pause enabled.                                                                                                                                                                                                                                                 |         |
|      |               |      |     | <b>Note:</b> The PAUSE state for the MII port can only be reported for an external transceiver by using the CPU to read the negotiated PAUSE state via the MDC/MDIO interface and write this back to the MII Port Status Override register (Page 0h, Address 14h). |         |

# **Source Address Change**

Table 40: Source Address Change Register (Page 01h: Address 12d–13d, 0Ch–0Dh)

| BIt  | Name                 | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                         | Default |
|------|----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED             | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       |
| 8:0  | SRC_ADDR_CHANGE[8:0] | RC  | Source Address Change. 9bit field indicating that the value loaded into the Last Source Address register was not the same 48-bit value as the previous value. A 1 value indicates a dedicated link segment, a value greater than 1 generally indicates a mixing (repeater) segment. Upon change of SA, a bit remains set until cleared by a read operation.  0 = Source address constant 1 = Source address changed |         |

#### **Last Source Address Port N**

Table 41: Last Source Address Port Registers (Page 01h)

| Addr    | Bits | Register Name                |
|---------|------|------------------------------|
| 10h-15h | 48   | Last Source Address Port     |
| 16h-1Bh | 48   | Last Source Address Port     |
| 1Ch-21h | 48   | Last Source Address Port 2   |
| 22h-27h | 48   | Last Source Address Port 3   |
| 28h-2Dh | 48   | Last Source Address Port 4   |
| 2Eh-33h | 48   | Last Source Address Port 5   |
| 34h-39h | 48   | Last Source Address Port 6   |
| 3Ah-3Fh | 48   | Last Source Address Port 7   |
| 40h-45h | 48   | Last Source Address MII Port |
| •       |      | . 17                         |

Table 42: Last Source Address Port n (Page 01h: Address 16d-69d, 10h-45h)

| BIt  | Name       | R/W       | Description                                                                                | Default           |
|------|------------|-----------|--------------------------------------------------------------------------------------------|-------------------|
| 47:0 | LSA_PORT_n | <b>RO</b> | Last Source Address Port n, where:<br>n = 0-7 for 10/100BASE-T ports<br>n = 8 for MII port | 00 00 00 00 00 00 |



**Note:** The LSA\_PORT\_n is stored in canonical format, not wire format (it is bit-reversed within each

**Example:** Wire address 10-00-80-0F-00-E0 would be stored as 08-00-01-F0-00-07.

#### **BIST Status**

Table 43: BIST Status Register (Page 01h: Address 70d, 46h)

| BIt | Name         | R/W | Description                                                                                                                                 | Default |
|-----|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:5 | RESERVED     | RO  | -                                                                                                                                           | 0       |
| 4   | VLAN_RAM_ERR | RC  | <b>VLAN Table RAM Error.</b> Set to indicate the VLAN RAM failed the internal self-test during initialization/power-up.                     | 0       |
| 3   | VID_RAM_ERR  | RC  | VID RAM Error. Set to indicate the VID RAM failed the internal self-test during initialization/power-up.                                    | 0       |
| 2   | MIB_RAM_ERR  | RC  | MIB RAM Error. Set to indicate the MIB RAM failed the internal self-test during initialization/power-up.                                    | 0       |
| 1   | MEM_ERR      | RC  | Internal packet buffer memory Error. Set to indicate the packet buffer memory failed the internal self-test during initialization/power-up. | 0       |
| 0   | BUFF_CON_ERR | RC  | <b>Buffer Control RAM Error</b> Set to indicate the Buffer Control RAM failed the internal self-test during initialization/power-up.        | 0       |

# **Management Mode Registers**



Table 44: Management Mode Registers (Page 02h)

| Addr    | Bits      | Register Name                   |
|---------|-----------|---------------------------------|
| 00h     | 8         | Global Management Configuration |
| 01h     | 8         | Reserved                        |
| 02h     | 8         | Management Port ID              |
| 03h     | Reserved  |                                 |
| 04h-05h | 16        | RMON MIB Steering register      |
| 06h-09h | <u>32</u> | Aging Time Control              |
| 0Ah-0Fh | 8         | Reserved                        |
| 10h-11h | 16        | Mirror Capture Control          |
| 12h-13h | 16        | Ingress Mirror Control          |
| 14h-15h | 16        | Ingress Mirror Divider          |
| 16h-1Bh | 48        | Ingress Mirror MAC Address      |
| 1Ch-1Dh | 16        | Egress Mirror Control           |
| 1Eh-1Fh | 16        | Egress Mirror Divider           |
| 20h-25h | 48        | Egress Mirror MAC Address       |
| 26h-2Ch | Reserved  |                                 |

Table 44: Management Mode Registers (Page 02h) (Cont.)

| Addr    | Bits     | Register Name             |
|---------|----------|---------------------------|
| 2Dh-FEh | Reserved |                           |
| 30h     | 8        | Chip Revision ID register |
| FFh     | 8        | Page register             |

# **Global Management Configuration Register**

Table 45: Global Management Configuration Register (Page 02h: Address 00d, 00h)

| BIt  | Name                 | R/W   | Description                                                                                                                                                                                                                                                        | Default |
|------|----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6  | FRM_MNGT_PORT        | R/W   | Frame Management Port. Defines the physical port used to report management frames directed to the switch.                                                                                                                                                          | 00      |
|      |                      |       | 00 = No management port.                                                                                                                                                                                                                                           |         |
|      |                      |       | 01 = SMP.                                                                                                                                                                                                                                                          |         |
|      |                      |       | 10 = MII port (in-band management port [IMP]).                                                                                                                                                                                                                     |         |
|      |                      |       | 11 = Reserved.                                                                                                                                                                                                                                                     |         |
|      |                      |       | These bits are ignored when SW_FWD_MODE = Unmanaged in the Switch Mode register, and the device behaves as if there is no defined management port.                                                                                                                 |         |
| 5    | MIB_AC_EN            | R/W   | MIB Autocast Enable. Controls automatic generation of management (MIB) information                                                                                                                                                                                 | 0       |
|      |                      |       | 0 = Disable MIB autocast.                                                                                                                                                                                                                                          |         |
|      |                      |       | 1/2 = Enable MIB autocast.                                                                                                                                                                                                                                         |         |
| 4    | MIB_AC_HDR_CNTRL     | R/W ( | MIB Autocast Header Control. Enables additional header information to be prepended to the MIB statistics contained in the MIB Autocast frame. The MIB autocast header pointer is used as the pointer to the area of memory where the header information is stored. | 0       |
|      |                      | 3     | <b>Note:</b> The length of the additional header is defined in the MIB Autocast Header Length register.                                                                                                                                                            |         |
|      |                      |       | 0 = No additional bytes prepended to MIB autocast frame                                                                                                                                                                                                            |         |
|      |                      |       | 1 = MIB autocast header pointer used to locate start of header information                                                                                                                                                                                         |         |
| 3    | Enable IGMP snooping | R/W   | When asserted, IGMP snooping is enabled. When the incoming frame has a multicast DA address, value 2 in the IP header's protocol field (and not IGMP query) is forwarded to the CPU port.                                                                          | 0       |
| // . |                      |       |                                                                                                                                                                                                                                                                    |         |

Table 45: Global Management Configuration Register (Page 02h: Address 00d, 00h) (Cont.)

| BIt | Name          | R/W | Description                                                                                                                                                                 | Default |
|-----|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1   | RX_BPDU_EN    | R/W | Receive BPDU Enable.                                                                                                                                                        | 0       |
|     |               |     | Enables all ports to receive BPDUs and forward to the defined physical management port. Management CPU must set this bit to globally allow BPDUs to be received.            |         |
| 0   | RST_MIB_CNTRS | R/W | Reset MIB Counters.                                                                                                                                                         | 0       |
|     |               |     | Resets all MIB counters for all ports to zero (pages 20h–28h). The host must set the bit and then clear the bit in successive write cycles to activate the reset operation. |         |

# **Management Port ID**

Table 46: Management Port ID Register (Page 02h: Address 02d, 02h)

| BIt | Name     | R/W | Description                                                                                                                                                                                                                     | Default |
|-----|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:4 | RESERVED | RO  | -                                                                                                                                                                                                                               | 0       |
| 5:4 | CHIP ID  | R/W | Chip ID where management port is located.                                                                                                                                                                                       | 0       |
| 3:0 | PORT ID  | R/W | Port ID where management port is located. This must be programmed consistent with the frame management port in the Global Management Configuration register. Only IMP (Port 8, 1000b) or SMP (Port 10, 1010b) are legal values. | 0       |

RMON MIB Steering Register

Table 47: RMON MIB Steering Register (Page 02h: Address 04d-05d, 04h-05h)

| BIt  | Name             | R/W  | Description                                                                                                                                                                                                                                                                                                               | Default |
|------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | RESERVED         | RO < | K)                                                                                                                                                                                                                                                                                                                        | 0       |
| 8:0  | OR_RMON_RCV[8:0] | R/W  | <b>Override RMON Receive.</b> Forces the RMON packet size bucket counters from the normal default of snooping on the receive side of the MAC, to the transmit side. This allows the RMON bucket counters to snoop either transmit or receive, allowing full duplex MAC support.  0-7 = 10/100BASE-T ports.  8 = MII port. |         |

ble 48: Aging Time Control Register (Page 02h: Address 06d–09d, 06h–09h)

| BIt   | Name     | R/W | Description | Default |
|-------|----------|-----|-------------|---------|
| 31:20 | RESERVED | RO  | -           | 0       |

Table 48: Aging Time Control Register (Page 02h: Address 06d-09d, 06h-09h) (Cont.)

| BIt  | Name     | R/W | Description                                                                                                                                                                                                                          | Default          |
|------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 19:0 | AGE_TIME | R/W | Specifies the aging time in seconds for dynamically learned address. Maximum age time is 1,048,575s.                                                                                                                                 | 300<br>(decimal) |
|      |          |     | <b>Note:</b> While 802.1D specifies a range of values of 10–1,000,000 s, this register does not enforce this range.                                                                                                                  |                  |
|      |          |     | Setting the AGE_TIME to zero disables the aging process. The aging process requires two scans of the entire ARL table. An entry with no activity during that time is aged out between 300 $^{\sim}$ 600 s with the default AGE_TIME. |                  |

# **Mirror Capture Control**

Table 49: Mirror Capture Control Register (Page 02h: Address 166-17d, 10h-11h)

| BIt   | Name                | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default |
|-------|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15    | MIRROR_ENABLE       | R/W | Global enable/disable for all mirroring on this chip. When reset, mirroring is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0       |
|       |                     |     | When set, mirroring is enabled according to the ingress and egress control rules the port designated by the MIRROR_CAPTURE_PORTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |
| 14    | BLK_NOT_MIR         | R/W | When enabled, all traffic to MIRROR_CAPTURE_PORT is blocked except mirror traffic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       |
| 13:11 | RESERVED            | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |
| 10:0  | MIRROR_CAPTURE_PORT | R/W | Mirror Capture Port. Bit mask which identifies the single unique port which is designated as the port to which all ingress and or egress traffic is mirrored on this chip/system.  Bit 0 7 = 10/100BASE-T ports.  Bit 8 = MII/IMP.  Bit 9 = Expansion port.  Bit 10 = SMP.                                                                                                                                                                                                                                                                                                                                                              | 0       |
|       |                     |     | Note: Implementations with multiple BCM5338M devices connected via their expansion ports, only one BCM5338M device in the entire system can have the MIRROR_CAPTURE_PORT set for the physical port where mirrored traffic is destined. Other BCM5338M devices that are not connected to the physical mirror port must define their MIRROR_CAPTURE_PORT to be the expansion port. Unpredictable behavior results if more than 1 bit is set in the MIRROR_CAPTURE_PORT or mirrored traffic is not forwarded via the expansion port to the single BCM5338M connected to the single physical mirror port.  See "Port Mirroring" on page 68. |         |

**BROADCOM**<sub>®</sub>

# **Ingress Mirror Control**

Table 50: Ingress Mirror Control Register (Page 02h: Address 16d–19d, 12h–13h)

| BIt   | Name                 | R/W | Description                                                                                                                                                                                                              | Default |
|-------|----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | IN_MIRROR_FILTER     | R/W | Ingress Mirror Filter. Defines the conditions under which frames received on a port that have been selected in the IN_MRROR_MASK[10:0] are compared to determine if they should be forwarded to the MIRROR_CAPTURE_PORT. | 0       |
|       |                      |     | 00 = Mirror all ingress frames.                                                                                                                                                                                          |         |
|       |                      |     | 01 = Mirror all received frames with DA = IN_MIRROR_MAC.                                                                                                                                                                 |         |
|       |                      |     | 10 = Mirror all received frames with SA = IN_MIRROR_MAC.                                                                                                                                                                 |         |
|       |                      |     | 11 = Reserved.                                                                                                                                                                                                           |         |
| 13    | IN_DIV_EN            | R/W | Ingress Divider Enable. Mirror every n <sup>th</sup> received frame (n=IN_MIRROR_DIV) that has passed through the IN_MIRROR_FILTER.                                                                                      | 0       |
| 12:11 | RESERVED             | RO  | -                                                                                                                                                                                                                        | 0       |
| 10:0  | IN_MIRROR_MASK[10:0] | R/W | Ingress Mirror Port Mask. 11 bit mask, which selectively allows any port with its corresponding bit set, to be mirrored to the port identified by the **URROR_CAPTURE_PORT value.                                        |         |
|       |                      |     | <b>Note:</b> While multiple bits in a device may be set, severe congestion and/or frame loss may occur if excessive bandwidth from the mirrored port(s) is directed to the MIRROR_CAPTURE_PORT.                          |         |
|       |                      |     | Bits $0-7 = 10/10@BASE-T$ Ports                                                                                                                                                                                          |         |
|       |                      |     | Bit 8 = MII                                                                                                                                                                                                              |         |
|       |                      |     | Bit 9 = Reserved                                                                                                                                                                                                         |         |
|       |                      |     | Bit 10 = SP1                                                                                                                                                                                                             |         |

# **Ingress Mirror Divider**

Table 51: Ingress Mirror Divider Register (Page 02h: Address 20d–21d, 14h–15h)

| BIt   | Name          | R/W   | Description                                                                                                                                                                                                                                                                                                                                                                                                                           | Default |
|-------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | RESERVED      | RO    | -                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0       |
| 9:0   | IN_MIRROR_DIV | V R/W | Ingress Mirror Divider. Receive frames that have passed the IN_MIRROR_FILTER rule can further be pruned to reduce the overall number of frames returned to the MIRROR_CAPTURE_PORT. When the IN_DIV_EN bit in the Ingress Mirror Control register is set, frames that pass the IN_MIRROR_FILTER rule are further divided by the value loaded into this register, so that only one in n frames (where n = IN_MIRROR_DIV) are mirrored. | 0       |

# **Ingress Mirror MAC Address**

Table 52: Ingress Mirror MAC Address Register (Page 02h: Address 22d-27d, 16h-1Bh)

| BIt  | Name          | R/W | Description                                                                                                                                                                                                                                                                              | Default |
|------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 47:0 | IN_MIRROR_MAC | R/W | Ingress Mirror MAC Address. MAC address that is compared against ingress frames in accordance with the IN_MIRROR_FILTER rules.                                                                                                                                                           | 0       |
|      |               |     | When IGMP_EN is set and IN_MIRROR_MAC is programmed to 01 00 5E 00 00 00 then BCM5338M compares the first 25 bits of DA MAC from frames received at ingress port with the Ingress Mirror MAC register bits [47:24] and [16] to determine if they should be forwarded to management port. |         |



Note: The IN\_MIRROR\_MAC Address is stored in canonical format.

# **Egress Mirror Control**

Table 53: Egress Mirror Control Register (Page 02h: Address 28d-29d, 1Ch-1Dh)

| BIt   | Name            |             | R/W | Description                                                                                                                                                                                                                                                                                                                                                    | Default |
|-------|-----------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | OUT_MIRROR_FILT | TER         | R/W | Egress Mirror Filter. Defines the conditions under which frames transmitted on a port that have been selected in the OUT_MRROR_MASK[10:0] are compared to determine if they should be forwarded to the MIRROR_CAPTURE_PORT.  00 Mirror all egress frames 01 Mirror all transmitted frames with DA = IN_MIROR_MAC  10 = Mirror all transmitted frames with SA = | 0       |
|       |                 | <i>(</i> -  |     | IN_MIRROR_MAC                                                                                                                                                                                                                                                                                                                                                  |         |
|       |                 |             |     | 11 = Reserved                                                                                                                                                                                                                                                                                                                                                  |         |
| 13    | OUT_DIV_EN      |             | R/W | <b>Egress Divider Enable.</b> Mirror every nth transmitted frame (n=OUT_MIRROR_DIV) that has passed through the OUT_MIRROR_FILTER.                                                                                                                                                                                                                             | 0       |
| 12:11 | RESERVED 🔍      | <i>&gt;</i> | RO  | -                                                                                                                                                                                                                                                                                                                                                              | 0       |



Table 53: Egress Mirror Control Register (Page 02h: Address 28d–29d, 1Ch–1Dh) (Cont.)

| BIt  | Name                  | R/W | Description                                                                                                                                                                                     | Default |
|------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 10:0 | OUT_MIRROR_MASK[10:0] | R/W | <b>Egress Mirror Port Mask.</b> 11 bit mask which selectively allows any port with its corresponding bit set, to be mirrored to the port identified by the MIRROR_CAPTURE_PORT value.           | 0       |
|      |                       |     | <b>Note:</b> While multiple bits in a device may be set, severe congestion and/or frame loss may occur if excessive bandwidth from the mirrored port(s) is directed to the MIRROR_CAPTURE_PORT. |         |
|      |                       |     | Bits 0-7 = 10/100BASE-T Ports                                                                                                                                                                   |         |
|      |                       |     | Bit 8= MII                                                                                                                                                                                      |         |
|      |                       |     | Bit 9 = Reserved                                                                                                                                                                                |         |
|      |                       |     | Bit 10 = SPI                                                                                                                                                                                    |         |

# **Egress Mirror Divider**

Table 54: Egress Mirror Divider Register (Page 02h: Address 30d-31d, 1Eh-1Fh)

| BIt   | Name           | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                             | Default |
|-------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | RESERVED       | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |
| 9:0   | OUT_MIRROR_DIV | R/W | Egress Mirror Divider. Transmit frames that have passed the OUT_MIRROR_FILTER rule can further be pruned to reduce the overall number of frames returned to the MIRROR_CAPTURE_PORT. When the OUT_DIV_EN bit in the Egress Mirror Control register is set, frames that pass the OUT_MIRROR_TITER rule are further divided by the value loaded into this register, so that only one in n frames (where n = OUT_MIRROR_DIV) are mirrored. |         |

# **Egress Mirror MAC Address**

Table 55: Egress Mirror MAC Address Register (Page 02h: Address 32d–37d, 20h–25h)

| BIt  | Name           | R/W | Description                                                                                                                          | Default |
|------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 47:0 | OUT_MIRROR_MAC | R/W | <b>Egress Mirror MAC Address.</b> MAC address that is compared against egress frames in accordance with the OUT_MIRROR_FILTER rules. | 0       |

**Note:** The T\_MIRROR\_MAC Address is stored in canonical format.

BCM5338M Data Sheet MIB Autocast Registers

# **Chip Revision ID Register**

Table 56: Chip Revision ID Register (Page 02h: Address 48d, 30h)

| BIt | Name        | R/W | Description      | Default |
|-----|-------------|-----|------------------|---------|
| 7:0 | CHIP_REV_ID | RO  | Chip Revision ID | 38/37   |

# **MIB Autocast Registers**

Table 57: MIB Autocast Register (Page 03h)

| Addr     | Bits     | Register Name               |
|----------|----------|-----------------------------|
| 00h-01h  | 16       | MIB Autocast Port           |
| 02h-03hh | 16       | MIB Autocast Header Pointer |
| 04h-05hh | 16       | MIB Autocast Header Length  |
| 06h-0Bh  | 48       | MIB Autocast DA             |
| 0Ch-11h  | 48       | MIB Autocast SA             |
| 12h-13h  | 16       | MIB Autocast Type           |
| 14h      | 8        | MIB Autocast Rate           |
| 15h-FEh  | Reserved |                             |
| FFh      | 8        | Page register               |
|          |          |                             |

# **MIB Autocast Port**

Table 58: MIB Autocast Port Register (Page 03h: Address 00dQ-01d, 00h-01h)

| BIt   | Name                                  | R/W       | Description                                                                                                                                                       | Default |
|-------|---------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | Reserved                              | <b>RO</b> | -                                                                                                                                                                 | 0       |
| 10:0  | MIB_AC_PORTS R/W                      |           | Bit map of ports able to transmit MIB Autocast frames. Any port with 1 has MIB autocast frames queued at the appropriate interval.  Bits 0-7 = 10/100BASE-T ports |         |
|       |                                       |           | Bit 8 = MII                                                                                                                                                       |         |
|       | $\mathbb{Y}$                          |           | Bit 9 = Expansion port                                                                                                                                            |         |
|       | , , , , , , , , , , , , , , , , , , , |           | Bit 10 = SMP                                                                                                                                                      |         |

BCM5338M Data Sheet MIB Autocast Registers

#### **MIB Autocast Header Pointer**

Table 59: MIB Autocast Header Pointer Register (Page 03h: Address 02d-03d, 02h-03h)

| BIt   | Name                | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                             | Default |
|-------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15    | MIB_AC_HDR_VALID    | R/W | MIB Autocast Header Valid. Indicates that the MIB_AC_HDR_PTR field is valid. Set by the BCM5338M in response to the host setting the MIB Autocast Header Control bit in the Global Management Control register. When set, indicates to the host that a buffer has been allocated, and that the MIB_AC_HDR_PTR[9:0] field contains the address of the buffer.                                            | 0       |
| 14:10 | RESERVED            | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |
| 9:0   | MIB_AC_HDR_PTR[9:0] | R/W | MIB Autocast Header Pointer. When MIB_AC_HDR_VALID is set, contains the most significant 10-bits of the address of the first byte of header to be prepended to MIB Autocast frames. The MIB Autocast header must be written to this memory location, which is an internal buffer. Prepended bytes are inserted between the contents of the MIB Autocast Type register and the assembled MIB statistics. |         |

# MIB Autocast Header Length Register

Table 60: MIB Autocast Header Length Register (Page 03h: Address 04d-05d, 04h-05h)

| BIt  | Name                | R/W  | Description                                                                                                                                                              | Default |
|------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:8 | RESERVED            | RO 《 | <u> </u>                                                                                                                                                                 | 0       |
| 7:0  | MIB_AC_HDR_LEN[7:0] | R/W  | Defines length of additional header (in bytes) to<br>be prepended to MIB Autocast frame, starting at<br>location defined by the MIB Autocast Header<br>Pointer register. | 0       |

#### **MIB Autocast DA**

Table 61: MIB Autocast Header Pointer Register (Page 03h: Address 06d–11d, 06h–0Bh)

| BIt  | Name I      | R/W | Description                                                                                              | Default                |
|------|-------------|-----|----------------------------------------------------------------------------------------------------------|------------------------|
| 47:0 | MIB_AC_DA_F | R/W | Contains the MAC address inserted into the DA field of all MIB Autocast frames generated by this device. | 01-10-18-00-00-<br>00h |



**Note:** The MIB\_AC\_DA is stored in canonical format.

BCM5338M Data Sheet MIB Autocast Registers

#### **MIB Autocast SA**

Table 62: MIB Autocast Header Pointer Register (Page 03h: Address 12d-17d, 0Ch-11h)

| BIt  | Name      | R/W | Description                                                                                                                                                                                                                  | Default                |
|------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 47:0 | MIB_AC_SA | R/W | Contains the MAC address inserted into the SA field of all MIB Autocast frames generated by this device. Also used to compare incoming frames to determine if this frame is a configuration message directed at this device. | 01-10-18-00-00-<br>00h |



**Note:** The MIB\_AC\_SA is stored in canonical format.

# **MIB Autocast Type**

Table 63: MIB Autocast Type Register (Page 03h: Address 18d-19d, 12h-13h)

| BIt  | Name        | R/W | Description                                                                                                                                                                                               | Default |
|------|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:0 | MIB_AC_TYPE | R/W | Contains EtherType field used in transmission of MIB Autocast frames, and used to compare for configuration messages directed to this device. Defaults to Broadcom EtherType value 8874, a reserved code. | 8874h   |

#### **MIB Autocast Rate**

Table 64: MIB Autocast Rate Register (Page 03h: Address 20dQ-21d, 14h-15h)

| BIt | Name        | R/W | Description                                                                                                 | Default |
|-----|-------------|-----|-------------------------------------------------------------------------------------------------------------|---------|
| 7:0 | MIB_AC_RATE | R/W | Sets the rate for generation of MIB Autocast frames. Based on a 0.15 clock rate, maximum interval is 25.6s. | 40h     |



# ARL Control Registers

Table 65: ARL Control Registers (Page 04h)

| Addr    | Bits     | Register Name                   |
|---------|----------|---------------------------------|
| 00h     | 8        | Global ARL Configuration        |
| 01h-03h | Reserved |                                 |
| 04h-09h | 64       | BPDU Multicast Address register |
| 0Ah-0Fh | Reserved |                                 |
| 10h-15h | 48       | Multiport Address 1             |
| 16h-17h | 16       | Multiport Vector 1              |
| 18h-1Fh | Reserved |                                 |
| 20h-25h | 48       | Multiport Address 2             |
| 26h-27h | 16       | Multiport vector 2              |
| 28h-2Fh | Reserved | - V                             |
| 30h-31h | 16       | Secure Source Port Mask         |
| 32h-33h | 16       | Secure Destination Port Mask    |
| 34h-FEh | Reserved |                                 |
| FFh     | 8        | Page register                   |

# **Global ARL Configuration Register**

Table 66: Global ARL Configuration Register (Page 04h: Address 00d, 00h)

| BIt | Name          | R/W | Description                                                                                                                                                                                               | Default |
|-----|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:5 | RESERVED      | RO  | - <u>`</u>                                                                                                                                                                                                | 0       |
| 4   | MPORT_ADDR_EN | R/W | Multiport Address Enable. When set by the host, enables the Multiport Address 1 and 2 registers, and their associated Multiport Vector 1 and 2 registers. This enables these registers in the ARL search. | 0       |
|     |               |     | <b>Note:</b> If only one multiport address is required, the host should write both Multiport Address/Vector entries to the same value.                                                                    |         |
| 3:1 | RESERVED      | ₹RO | -                                                                                                                                                                                                         | 0       |
| 0   | RESERVED      | RO  | Must be set to 0.                                                                                                                                                                                         | 0       |

# **BPDU Multicast Address Register**

Table 67: BPDU Multicast Address Register (Page 04h: Address 04d-09d, 04h-09h)

| BIt  | Name         | R/W  | Description                                                                                                                                                                                                                                                                                                                                             | Default |
|------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 47:0 | BPDU_MC_ADDR | R/\W | defined reserved multicast address for the 802.1 defined reserved multicast address for the Bridge Group Address. Programming to an alternate value allows support of proprietary protocols in place of the normal Spanning Tree Protocol. Frames with a matching DA to this address are forwarded only to the designated management port (IMP or SMP). |         |



**Note:** The BPDU\_MC\_ ADDR is stored in canonical format.

# **Multiport Address 1 Register**

Table 68: Multiport Address 1 Register (Page 04h: Address 16d–21d, 10h–15h)

|      |              |     | (172)                                                                                                                                                                                                                                                                                        |                    |
|------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| BIt  | Name         | R/W | Description                                                                                                                                                                                                                                                                                  | Default            |
| 47:0 | MPORT_ADDR_1 | R/W | Multiport Address 1. Allows a frames with a matching DA to this address to be forwarded to any programmable group of ports on the chip, as defined in the bit map in the Multiport Vector 1 register.  Must be enabled using the MPORT_ADDR_EN bit in the Global ARL Configuration register. | 00-00-00-00-00-00h |



**Note:** The MPORT\_ADDR\_1 is stored in canonical format.



# **Multiport Vector 1 Register**

Table 69: Multiport Vector 1 Register (Page 04h: Address 22d-23d, 16h-17h)

| BIt   | Name                | R/W | Description                                                                                                                                                                                                                            | Default |
|-------|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | RESERVED            | RO  | -                                                                                                                                                                                                                                      | 0       |
| 10:0  | MPORT_VCTR_1 [10:0] | R/W | Multiport Vector 1. A bit mask corresponding to the physical ports on the chip. A frame with a DA matching the content of the Multiport Address 1 register is forwarded to each port with a bit set in the Multiport Vector 1 bit map. |         |
|       |                     |     | Bits 0-7 = 10/100BASE-T ports                                                                                                                                                                                                          |         |
|       |                     |     | Bit 8 = MII Ports                                                                                                                                                                                                                      |         |
|       |                     |     | Bit 9 = Expansion port                                                                                                                                                                                                                 |         |
|       |                     |     | Bit 10 = SMP                                                                                                                                                                                                                           |         |

# **Multiport Address 2 Register**

Table 70: Multiport Address 2 Register (Page 04h: Address 32d-37d, 20h-25h)

| BIt  | Name         | R/W | Description                                                                                                                                                                                                                                                                                 | Default             |
|------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 47:0 | MPORT_ADDR_2 | R/W | Multiport Address 2 Allows a frames with a matching DA to this address to be forwarded to any programmable group of ports on the chip, as defined in the bit map in the Multiport Vector 2 register.  Must be enabled using the MPORT_ADDR_EN bit in the Global ARL Configuration register. | 00-00-00-00-<br>00h |
|      |              |     | // 🔾                                                                                                                                                                                                                                                                                        |                     |



**Note:** The MPORT\_ ADDR\_2 is stored in canonical format.

# **Multiport Vector 2 Register**

Table 71: Multiport Vector 2 Register (Page 04h: Address 38d-39d, 26h-27h)

| BIt   | Name     | R/W | Description | Default |
|-------|----------|-----|-------------|---------|
| 15:11 | RESERVED | RO  | _           | 0       |

Table 71: Multiport Vector 2 Register (Page 04h: Address 38d-39d, 26h-27h) (Cont.)

| BIt  | Name                | R/W | Description                                                                                                                                                                                                                                                                                                                   | Default |
|------|---------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 10:0 | MPORT_VCTR_2 [10:0] | R/W | Multiport Vector 2. A bit mask corresponding to the physical ports on the chip. A frame with a DA matching the content of the Multiport Address 2 register is forwarded to each port with a bit set in the Multiport Vector 2 bit map.  Bits 0-7 = 10/100BASE-T ports  Bit 8 = MII port  Bit 9 = Expansion port  Bit 10 = SMP | 0       |

### **Secure Source Port Mask Register**

Table 72: Secure Source Port Mask Register (Page 04h: Addresses 48d-49d, 30h-31h)

| BIt   | Name            | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                               | Default |
|-------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | RESERVED        | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       |
| 10:0  | SECSRC_PORTMASK | R/W | Secure Source Port Mask. A bit mask corresponding to the physical ports on the chip. A frame with a destination address that corresponds to a port with a bit set in the Secure Source Port Mask register mask drops if the frame's source port does not have its corresponding bit set in the Secure Destination Port Mask.  Bits 0–7 = 10/100BASE-T physical port numbers 1 to 8  Bit 8 = MII port  Bit 9 = Reserved  Bit 10 # SMP port | 0       |

**Example:** Usage of Secure Source and Destination Port Mask registers:

- A five-port switch case: P4, P3, P2, P1, P0
- Set SECSRC\_PORTMASK = [11000]
- Set SECDEST PORTMASK = [10101

If a broadcast packet comes in from:

- P0, the destination port map is [11110]. Since some bits are set in SECSRC\_PORTMASK, the ARL logic checks to see if bit 0 in SECDEST\_PORTMASK is set or not. The answer is YES, so the ARL does not change the destination port map.
- P1, the destination port map is [11101]. Since some bits are set in SECSRC\_PORTMASK, the ARL logic checks to see if bit 1 in SECDEST\_PORTMASK is set or not. The answer is NO, so the ARL logic changes the destination port map as[11101] and ~[11000] = [00101]. The result is that this broadcast packet only floods to ports P2 and P0.

# **Secure Destination Port Mask Register**

Table 73: Secure Destination Port Mask Register (Page 04h: Addresses 50d-51d, 32h-33h)

| BIt   | Name             | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                               | Default |
|-------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | RESERVED         | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       |
| 10:0  | SECDEST_PORTMASK | R/W | Secure Destination Port Mask. A bit mask corresponding to the physical ports on the chip. A frame with a destination address that corresponds to a port with a bit <i>not</i> set in this mask drops if the frame's source port does not have its corresponding bit set in the Secure Destination Port Mask.  Bits 0–7 = 10/100BASE-T physical port numbers 1 to 8  Bit 8 = MII port  Bit 9 = Reserved  Bit 10 = SMP port |         |

# ARL Access Registers

Table 74: ARL Access Registers (Page 05h)

| Addr    | Bits       | Register Name                 |
|---------|------------|-------------------------------|
| 00h     | 8          | ARL Read/Write Control        |
| 01h-0Fh | Reserved   |                               |
| 02h-07h | 48         | MAC Address Index             |
| 08h-09h | 16         | VID Table Index register      |
| 0Ah-0Fh | Reserved / |                               |
| 10h-17h | 64         | ARL Entry 0                   |
| 18h-1Fh | 64         | ARL Entry 1                   |
| 20h     | 8          | ARL Search Control            |
| 21h     | Reserved   |                               |
| 22h-23h | 16         | ARL Search Address            |
| 24h-2Bh | 64         | ARL Search Result             |
| 2Ch-2Dh | 16         | RL Search Result VID register |
| 2Eh-2Fh | Reserved   |                               |
| 30h-31h | 16         | VID Entry 0 register          |
| 32h-33h | 16         | VID Entry 1 register          |
| 34h-FEh | Reserved   |                               |
| FFh     | 8          | Page register                 |
|         |            |                               |

# **ARL Read/Write Control Register**

Table 75: ARL Read/Write Control Register (Page 05h: Address 0d, 0h)

| BIt | Name       | R/W         | Description                                                                                                                                                                                                                                                                                                                                                 | Default |
|-----|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | START/DONE | R/W<br>(SC) | Start/Done Command. Write as 1 to initiate a read or write command, after first loading the MAC_ADDR_INDX register with the MAC address for which the ARL entry is to be read or written. The BCM5338M resets the bit to indicate a write operation completed, or a read operation has completed and data from the bin entry is available in ARL Entry 0/1. |         |
|     |            |             | <b>Note:</b> Both ARL Entry 0 and 1 are both always read/written by the BCM5338M when accessing the address table locations in                                                                                                                                                                                                                              |         |
|     |            |             | memory.                                                                                                                                                                                                                                                                                                                                                     |         |
| 6:1 | RESERVED   | RO          |                                                                                                                                                                                                                                                                                                                                                             | 0       |
| 0   | ARL_R/W    | R/W         | ARL Read/Write.                                                                                                                                                                                                                                                                                                                                             | 0       |
|     |            |             | 1 = Read                                                                                                                                                                                                                                                                                                                                                    |         |
|     |            |             | 0 = Write                                                                                                                                                                                                                                                                                                                                                   |         |

# **MAC Address Index Register**

Table 76: MAC Address Index Register (Page Q5h; Address 02d-07d, 02h-07h)

| BIt  | Name          | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default         |
|------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 47:0 | MAC_ADDR_INDX | R/W | MAC Address Index. The MAC address for which status is to be read or written. By writing the 48 bit SA or DA address, and initiating a read command, the complete ARL bin location (2 entries deep) is returned in the ARL Entry 0/1 locations. Both entries are 64 bits wide. Initiating a write command writes the contents of ARL Entry 0/1 to the specified bin location (2 entries deep) and overwrites the current contents of the bin, regardless of the status of the Valid bit(s) in each entry | 00-00-00-00-00h |
|      |               |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |



**Note:** The MAC\_ADDROLLNDX is stored in canonical format.



# **VID Table Index Register**

Table 77: VID Table Index Register (Page 05h: Address 08d-09d, 08h-09h)

| BIt  | Name         | R/W | Description                                                                                                                                                                                                                          | Default |
|------|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:0 | VID_TBL_INDX | R/W | VID Table Index. When VID_MAC is Hash Enable asserted (Page 34h, Addr 0h), VID_TBL_INDX and MAC_ADDR_INDX are used for the hashing ARL table entry when the CPU uses ARL Read/Write Control (Page 05h, Addr 0h) to access ARL table. | 0       |

# **ARL Entry 0 Register**

# **ARL Entry 0 Register (if Not Multicast Address)**

Table 78: ARL Entry 0 Register (Page 05h: Address 16d-23d, 10h-17h)

| BIt   |                      |     |                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |
|-------|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|       | Name                 | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                       | Default |
| 63    | VALID0               | R/W | Valid. Set to indicate that a valid MAC address is stored in the MACADDRO field, and that the entry has not aged out or been freed by the management processor.  Reset when an entry is empty, the address has been aged out by the internal aging process, or the external management processor has invalidated the entry. Automatic learning takes place if an address location is not valid and has not been marked as static. | 0       |
| 62    | STATIC0              | R/W | Static. Set to indicate that the entry is controlled by the external management processor, and automatic learning and aging of the entry does not take place.  When cleared, the internal learning and aging                                                                                                                                                                                                                      | 0       |
| 61    | AGEO                 | R/W | Age. Set to indicate that an address entry has been learned or accessed. Reset by the internal aging algorithm. If the internal aging process detects a Valid entry has remained unused for the period set by the AGE_TIME, and the entry has not been marked as Static, the entry has the Valid bit cleared. The Age bit is ignored if the entry has been marked as Static.                                                      | 0       |
| 60:59 | PRIORITY             | R/W | Priority bits.                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 58    | RESERVED             | RO  | _                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 57    | Disable_Learning_PKT | R/W | Set to indicate that the device should not send<br>out an ARL packet across the expansion bus.<br>Must be set if STATICO bit is set.                                                                                                                                                                                                                                                                                              | 0       |
| 56:54 | RESERVED             | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |

Table 78: ARL Entry 0 Register (Page 05h: Address 16d-23d, 10h-17h) (Cont.)

| BIt   | Name     | R/W | Description                                                                                                       | Default |
|-------|----------|-----|-------------------------------------------------------------------------------------------------------------------|---------|
| 53:52 | CHIPID0  | R/W | <b>Chip Identification.</b> The chip number which identifies where the station with unique MACADDR0 is connected. | 0       |
| 51:48 | PORTID0  | R/W | <b>Port Identification.</b> The port number which identifies where the station with unique MACADDR0 is connected. | 0       |
| 47:0  | MACADDR0 | R/W | MAC address.                                                                                                      | 0       |



Note: The MACADDR0 is stored in canonical format.

**Note:** In Version A2 silicon, bits 56:54 can be programmed with any proprietary bits the customer wishes to store with the Unicast MAC Address.

#### **ARL Entry 0 Register (if Multicast Address)**

Table 79: ARL Entry 0 Register (Page 05h: Address 16d-23d, 10h-17h)

| BIt   | Name             | R/W   | Description                                                                                                                                                                                                                                                     | Default |
|-------|------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63    | VALID0           | R/W   | <b>Valid.</b> Set to indicate that a valid MAC address is stored in the MACADDR0 field, and that the entry has not aged out or been freed by the management processor.                                                                                          | 0       |
|       |                  |       | Reset when an entry is empty, the address has been aged out by the internal aging process or the external management processor has invalidated the entry. Automatic learning takes place if an address location is not valid and has not been marked as static. |         |
| 62    | STATIC0          | RW    | <b>Static.</b> Set to indicate that the entry is controlled by the external management processor, and automatic learning and aging of the entry does not take place.                                                                                            | 0       |
|       |                  |       | When cleared, the internal learning and aging process controls the validity of the entry.                                                                                                                                                                       |         |
| 61    | CPUO (           | R/W   | Set to indicate that the multicast map includes the CPU port.                                                                                                                                                                                                   | 0       |
| 60:59 | PRIORITY         | R/W   | Priority bits.                                                                                                                                                                                                                                                  | 0       |
| 58    | RESERVED         | RO    | -                                                                                                                                                                                                                                                               | 0       |
| 57:48 | Multicast_map    | 0 R/W | Set to indicate if Expansion bus, MII, P7, P6, P5, P4, P3, P2, P1, and P0 are included in the multicast map.                                                                                                                                                    | 0       |
| 47:0  | MACADDR0         | R/W   | MAC address.                                                                                                                                                                                                                                                    | 0       |
|       | $\mathbb{A}_{1}$ |       |                                                                                                                                                                                                                                                                 |         |



**Note:** The MACADDR0 is stored in canonical format.

# **ARL Entry 1 Register**

# **ARL Entry 1 Register (if Not Multicast Address)**

Table 80: ARL Entry 1 Register (Page 05h: Address 24d-31d, 18h-1Fh)

| BIt   | Name                 | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                       | Default |
|-------|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63    | VALID1               | R/W | Valid. Set to indicate that a valid MAC address is stored in the MACADDR1 field, and that the entry has not aged out or been freed by the management processor.  Reset when an entry is empty, the address has been aged out by the internal aging process, or the external management processor has invalidated the entry. Automatic learning takes place if an address location is not valid and has not been marked as static. | 0       |
| 62    | STATIC1              | R/W | Static. Set to indicate that the entry is controlled by the external management processor, and automatic tearning and aging of the entry does not take place.  When cleared, the internal learning and aging                                                                                                                                                                                                                      | 0       |
| 61    | AGE1                 | R/W | Age. Set to indicate that an address entry has been learned or accessed. Reset by the internal aging algorithm. If the internal aging process detects a Valid entry has remained unused for the period set by the AGE_TIME, and the entry has not been marked as Static, the entry has the Valid bit cleared. The Age bit is ignored if the entry has been marked as Static.                                                      |         |
| 60:59 | PRIORITY             | R/W | Priority bits.                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 58    | RESERVED             | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 57    | Disable_Learning PKT | R/W | Set to indicate that the device should not send out an ARL packet across the expansion bus. Must be set if STATIC1 bit is set.                                                                                                                                                                                                                                                                                                    | 0       |
| 56:54 | RESERVED             | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |
| 53:52 | CHIPID1              | R/W | <b>Chip Identification.</b> The chip number which identifies where the station with unique MACADDR1 is connected.                                                                                                                                                                                                                                                                                                                 | 0       |
| 51:48 | PORTID1              | R/W | <b>Port Identification.</b> The port number which identifies where the station with unique MACADDR1 is connected.                                                                                                                                                                                                                                                                                                                 | 0       |
| 47:0  | MACADDR1             | R/W | MAC address.                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       |



**Note:** The MACADDR1 is stored in canonical format.

**Note:** In Version A2 silicon, bits 56:54 can be programmed with any proprietary bits the customer wishes to store with the Unicast MAC Address.

# **ARL Entry 1 Register (if Multicast Address)**

Table 81: ARL Entry 1 Register (Page 05h: Address 24d-31d, 18h-1Fh)

| BIt   | Name           | R/W    | Description                                                                                                                                                                                                                                                     | Default |
|-------|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63    | VALID1         | R/W    | <b>Valid.</b> Set to indicate that a valid MAC address is stored in the MACADDR1 field, and that the entry has not aged out or been freed by the management processor.                                                                                          | 0       |
|       |                |        | Reset when an entry is empty, the address has been aged out by the internal aging process or the external management processor has invalidated the entry. Automatic learning takes place if an address location is not valid and has not been marked as static. |         |
| 62    | STATIC1        | R/W    | <b>Static.</b> Set to indicate that the entry is controlled by the external management processor and automatic learning and aging of the entry does not take place.                                                                                             | 0       |
|       |                |        | When cleared, the internal learning and aging process controls the validity of the entry.                                                                                                                                                                       |         |
| 61    | CPU1           | R/W    | Set to indicate that the multicast map includes the CPU port.                                                                                                                                                                                                   | 0       |
| 60:59 | PRIORITY       | R/W // | Priority bits.                                                                                                                                                                                                                                                  | 0       |
| 58    | RESERVED       | RO     | $\mathcal{G}$                                                                                                                                                                                                                                                   | 0       |
| 57:48 | Multicast_map1 | R/W    | Set to indicate if Expansion bus, MII, P7, P6, P5, P4, P3, P2, P1, and P0 are included in the multicast map.                                                                                                                                                    | 0       |
| 47:0  | MACADDR1       | Ř/W    | MAC address.                                                                                                                                                                                                                                                    | 0       |



**Note:** The MACAD Ratios stored in canonical format.



**BROADCOM**<sub>®</sub>
July 20, 2010 • 5338M-DS202-R

# **ARL Search Control Register**

Table 82: ARL Search Control Register (Page 05h: Address 32d, 20h)

| BIt | Name         | R/W         | Description                                                                                                                                                                                                                                                                                                                                                     | Default |
|-----|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | START/DONE   | R/W<br>(SC) | Start/Done. Write as 1 to initiate a sequential search of the ARL entries, returning each entry that is currently occupied (Valid = 1 and AGE = 0) in the ARL Search Result register. Reading the ARL Search Result register causes the ARL search to continue.  The BCM5338M clears this bit to indicate that the entire ARL entry database has been searched. |         |
| 6:1 | RESERVED     | RO          | -                                                                                                                                                                                                                                                                                                                                                               | 0       |
| 0   | ARL_SR_VALID | RO          | ARL Search Result Valid. Set by the BCM5338M to indicate that an ARL entry is available in the ARL Search Result register.                                                                                                                                                                                                                                      | 0       |
|     |              |             | Reset by a host read to the ARL Search Result register, which causes the ARL search process to continue through the ARL entries until the next entry is found with a valid bit is set.                                                                                                                                                                          |         |

# **ARL Search Address Register**

Table 83: ARL Search Address Register (Page 05h: Address 34d-35d, 22h-23h)

| BIt  | Name           | R/W         | Description                                                                                                                                                                                                                            | Default |
|------|----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | ARL_ADDR_VALID | R/W<br>(SC) | ARL Address Valid. Indicates the lower 15 bits of this register contain a valid internal representation of the ARL entry currently being accessed. Intended for factory test/diagnostic use only.                                      | 0       |
| 14:0 | ARL_ADDR       |             | ARL Address. 14 bit internal representation of the address of the ARL entry currently being accessed by the ARL search routine. This is not a direct address of the ARL location and is intended for factory test/diagnostic use only. | 0       |

**ARL Access Registers** BCM5338M Data Sheet

# **ARL Search Result Register**

Table 84: ARL Search Result Register (Page 05h: Address 16d-23d, 24h-2Bh)

| BIt   | Name     | R/W | Description                                                                                                                                                                                                                                | Default |
|-------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63    | VALID    | RO  | <b>Valid.</b> Indicates a valid MAC address is stored in the MACADDR field, and that the entry has not aged out or been freed by the management processor.                                                                                 | 0       |
|       |          |     | All entries returned by the ARL search process has the VALID bit set.                                                                                                                                                                      |         |
| 62    | STATIC   | RO  | Static. Set to indicate that the entry is controlled by the external management processor, and automatic learning and aging of the entry does not take place.  All entries with the STATIC bit set are returned by the ARL search process. |         |
|       |          |     | When cleared, the internal learning and aging process controls the validity of this entry.                                                                                                                                                 |         |
| 61    | AGE      | RO  | <b>Age.</b> Set to indicate that this address entry has been learned or accessed. Reset by the internal aging algorithm.                                                                                                                   | 0       |
|       |          |     | The ARL search process returns an entry if it is Valid and/or static, the AGE bit is irrelevant.                                                                                                                                           |         |
| 60:59 | PRIORITY | R/W | <b>Priority.</b> Secto 1 for an address entry that is always to be routed to the high-priority queue. <b>Note:</b> This bit can only be set by the user, typically for a static entry.                                                     | 0       |
| 58:54 | RESERVED | RO  | A                                                                                                                                                                                                                                          | 0       |
| 53:52 | CHIPID   | RO  | Chip Identification. The chip number which dentifies where the station with unique MACADDR is connected.                                                                                                                                   | 0       |
| 51:48 | PORTID   | RO  | <b>Port Identification.</b> The port number which identifies where the station with unique MACADDR is connected.                                                                                                                           | 0       |
| 47:0  | MACADDR  | RO  | <b>MAC Address.</b> The unique MAC address of the station occupying this ARL entry.                                                                                                                                                        | 0       |





**BROADCOM**®

# **ARL Search Result VID Register**

Table 85: ARL Search Result VID Register (Page 05h: Address 42d-43d, 2Ch-2Dh)

| BIt  | Name | R/W | Description                 | Default |
|------|------|-----|-----------------------------|---------|
| 11:0 | VID  | RO  | VID area for search result. |         |



**Note:** If 1Q is enabled, it is recommended to read the VID register first, then read the MAC register later.

#### **VID Entry 0 Register**

Table 86: VID Entry 0 Register (Page 05h: Address 48d-49d, 30h-31h,

| BIt  | Name            | R/W | Description                                                                                                                                                                                        | Default |
|------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:0 | ARL_VID_Entry_0 | R/W | When VID_MAC Hash Enable asserted (Page 34h, Addr 0h) and the CPU uses ARL Read/Write Control (Page 05h, Addr 0h) to access the ARL table, ARL_VID_Entry_0 is written to bin 0 of ARL table entry. |         |

#### **VID Entry 1 Register**

Table 87: VID Entry 1 Register (Page 05h: Address 50d-51d, 32h-33h)

| BIt  | Name            | R/W | Description                                                                                                                                                                                        | Default |
|------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:0 | ARL_VID_Entry_1 | R/W | When VID_MAC Hash Enable asserted (Page 34h, Addr Oh) and the CPU uses ARL Read/Write Control (Page 05h, Addr Oh) to access the ARL table, ARL_VID_Entry_1 is written to bin 1 of ARL table entry. | 2       |



# **Management Frame Access Registers**

These registers are for the CPU to send/receive frames via the SMP port.

Table 88: Management Frame Access Registers (Page 06h)

| Addr    | Bits     | Register Name                  |
|---------|----------|--------------------------------|
| 00h     | 8        | Management Frame Read Data     |
| 01h     | 8        | Management Frame Write Data    |
| 02h-03h | 16       | Management Frame Write Control |
| 04h-05h | 16       | Management Frame Read Status   |
| 06h-FEh | Reserved |                                |
| FFh     | 8        | Page register                  |

# **Management Frame Read Data Register**

Table 89: Management Frame Read Data Register (Page 06h: Address 00d, 00h)

| BIt | Name             | R/W | Description      | Default |
|-----|------------------|-----|------------------|---------|
| 7:0 | RD_FRM_DATA[7:0] | RO  | Read Frame Rata. | 0       |

# **Management Frame Write Data Register**

Table 90: Management Frame Write Data Register (Page 06h: Address 01d, 01h)

| BIt | Name             | R/W Description |        | Default |
|-----|------------------|-----------------|--------|---------|
| 7:0 | WR_FRM_DATA[7:0] | WO Write Frame  | e Data | 0       |

# **Management Frame Write Control Register**

Table 91: Management Frame Write Control Register (Page 06h: Address 02-03d, 02-03h)

| BIt  | Name     | R/W | Description                                                                                                                                                                                 | Default |
|------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:3 | RESERVED | ≪wo | -                                                                                                                                                                                           | 0       |
| 2    | TX_RDY   | R/W | <b>Transmit Ready.</b> Indicates that the data is valid in the SMP Write Frame Data register.                                                                                               | 1       |
| 1    | EOF      | WO  | <b>End of Frame.</b> Written by the management host to indicate that the completed header and frame information for a transmit frame has been written to the SMP Write Frame Data register. | 0       |

**BROADCOM**®

Table 91: Management Frame Write Control Register (Page 06h: Address 02-03d, 02-03h)

| BIt | Name | R/W | Description                                                                                                                                                                                                                                  | Default |
|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 0   | SOF  | WO  | <b>Start of Frame.</b> Written by the management host to indicate that the next write access to the SMP Write Frame Data register is the header field for a new frame. The header field is always prepended to the data field for the frame. | 0       |

#### **Management Frame Read Status Register**

Table 92: Management Frame Read Status Register (Page 06h: Address 04d-05d, 04h-05h)

| Name         | R/W                                 | Description                                                                                                                                                                             | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMP_FRM_BCNT | RO                                  | Frame Byte Count. An 11 bit field indicating frame length, including header field.                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RESERVED     | RO                                  | -                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RX_RDY       | RO                                  | Receive Ready. Indicates the Read Frame Data register is valid.                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FIP          | RO                                  | Frame In Progress. If NF is set, FIP is set after the first access to the SMP Read Frame Data register, to indicate that more receive frame data remains in the SMP Receive Frame Queue |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                                     | Always zero when the New Frame bit is set.                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                                     | Cleared when all data for the current frame has been read.                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NF           | RO                                  | <b>New Frame.</b> Set when a new frame is at the head of the SMP Receive Frame Queue, and can be read by accessing the SMP Read Frame Data, register.                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                                     | Cleared on the first access of the SMP Read Frame Data register. Always zero when the Frame In Progress bit is set.                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                                     | If another packet is in the SMP Receive Frame Queue, NF is set immediately following the last read operation for the                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              |                                     | Otherwise, NR is set the next time a frame is placed on the SME Receive Frame Queue.                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|              | SMP_FRM_BCNT  RESERVED  RX_RDY  FIP | SMP_FRM_BCNT RO  RESERVED RO  RX_RDY RO  FIP RO                                                                                                                                         | SMP_FRM_BCNT RO Frame Byte Count. An 11 bit field indicating frame length, including header field.  RESERVED RO -  RX_RDY RO Receive Ready. Indicates the Read Frame Data register is valid.  FIP RO Frame In Progress. If NF is set, FIP is set after the first access to the SMP Read Frame Data register, to indicate that more receive frame data remains in the SMP Receive Frame Queue Always zero when the New Frame bit is set.  Cleared when all data for the current frame has been read.  NF RO New Frame. Set when a new frame is at the head of the SMP Receive Frame Queue, and can be read by accessing the SMP Read Frame Data register.  Cleared on the first access of the SMP Read Frame Data register. Always zero when the Frame In Progress bit is set. If another packet is in the SMP Receive Frame Queue, NF is set immediately following the last read operation for the preceding frame from the SMP Read Frame Data register. Otherwise, NR is set the next time a frame is placed on the |



# **Generic Memory Access Registers**

Table 93: Generic Memory Access Registers (Page 08h)

| Address | Bits     | Register Name                       |
|---------|----------|-------------------------------------|
| 00h-03h | 32       | Memory Read/Write Control           |
| 04h-0Fh | 64       | Memory Read/Write Data register     |
| 10h     | 8        | Memory Read/Write VID_Data register |
| 11h-FEh | Reserved |                                     |
| FFh     | 8        | Page register                       |

# **Memory Read/Write Control Register**

Table 94: Memory Read/Write Control Register (Page 08h: Address 00-03d, 00-03h)

| BIt   | Name       | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default |
|-------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 19    | START/DONE | R/W | Start/Done Command. Write as 1 to initiate a read or write memory location after first loading the MEM_ADDR with the address which is to be read or written. The BCM5338M resets the bit to indicate a write operation completed, or a read operation has completed and data from the memory location is available in Memory Entry register.  Note: The entire 64-bit memory entry is always read written by the BCM5338M when accessing the RAM. |         |
| 18    | MEM_R/W    | R/W | Memory Read/Write.  1 = Read  0 = Write                                                                                                                                                                                                                                                                                                                                                                                                           | 0       |
| 17:15 | RESERVED   | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 14:0  | MEM_ADDR   | R/W | The 15-bit memory address that points to a unique 64-bit memory entry in the internal RAM. The address location has its contents read into the Memory Entry register, or the contents of the Memory Entry register are written to the internal RAM location specified.                                                                                                                                                                            |         |
|       |            |     | <b>Note:</b> The addressing format is incremented by one for every 64-bit entry.                                                                                                                                                                                                                                                                                                                                                                  |         |

# **Memory Read/Write Data Register**

Table 95: Memory Read/Write Data Register (Page 08h: Address 04d-011d, 04-0Bh)

| BIt  | Name           | R/W | Description                                                                                                                                                               | Default |
|------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63:0 | RAM_DATA[63:0] | R/W | 64-bits of data to be written to memory, or data that has been read from memory, as configured in the Memory Read/Write Control register, prior to setting the Start bit. |         |



Note: The Memory Read/Write Data is stored in wire format.

# Memory Read/Write VID\_Data Register

Table 96: Memory Read/Write VID\_Data Register (Page 08h, Address 16d, 10h)

| BIt  | Name              | R/W | Description                                                                                                                                                                      | Default |
|------|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 10:0 | VIDRAM_DATA[10:0] | R/W | 11 bits of data to be written to VID memory, or data that has been read from VID memory, as configured in the Memory Read/Write Control register prior to setting the Start bit. | 0       |

# **Priority Queue Control Registers**

Table 97: Priority Queue Control Registers (Page 0Ah)

| Addr    | Bits     | Description                      |
|---------|----------|----------------------------------|
| 00h-2Fh | Reserved |                                  |
| 30h-31h | 16       | Global Flow Control register     |
| 32h-35h | Reserved |                                  |
| 36h     | <u> </u> | B0 silicon new control bits      |
| 37h-63h | Reserved |                                  |
| 64h-65h | 16       | Queue 0 TxDsc Control 3 register |
| 66h-71h | Reserved |                                  |
| 72h-73h | 16       | Queue 1 TxDsc Control 3 register |
| 74h-7Fh | Reserved |                                  |
| 80h-81h | 16       | Queue 2 TxDsc Control 3 register |
| 82h-8Dh | Reserved |                                  |
| 8Eh-8Fh | 16       | Queue 3 TxDsc Control 3 register |
| 90h~FEh | Reserved |                                  |
|         |          |                                  |



Table 97: Priority Queue Control Registers (Page 0Ah) (Cont.)

| Addr | Bits | Description   |
|------|------|---------------|
| FFh  | 8    | Page register |

## **Global Flow Control Register**

Table 98: Global Flow Control Register (Page 0Ah: Address 30-31h)

| BIt   | Name            | R/W | Description                                                                                                                           | Default                 |
|-------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 15:10 | Reserved        | -   | -                                                                                                                                     | _                       |
| 9     | Mode_HQ_preempt | R/W | When enabled, the highest queue is transmitted first if any packets are in the highest queue. The remaining queues are served by WRR. |                         |
| 8:0   | Reserved        | _   | -                                                                                                                                     | 15 (if QoS is disabled) |
|       |                 |     |                                                                                                                                       | 1D (if QoS is enabled)  |

## **BO Silicon New Feature Control Bits Register**

Table 99: B0 Silicon New Feature Control Bits Register (Page 0Ah: Address 36h-37h)

| BIt   | Name            | R/W                 | Description                                                                                                                           | Default |
|-------|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved        | RO                  | Write as 0, ignore when read.                                                                                                         | 0h      |
| 9     | Reserved        | RO                  | Write as 1, ignore on read.                                                                                                           | 1       |
| 8     | Enhance_4       | R/W                 | When set, allow learning SA if both 802.1Q and MSTP are enabled and the port is configured in the 10 Mbps mode.                       | 0       |
| 7     | Reserved        | RO                  | Write as 0, ignore on read.                                                                                                           | 0       |
| 6     | Enhance_3       | R/W                 | When set, block dropping known IPMC frames if storm suppression and IGMP snooping are enabled.                                        | 0       |
| 5     | Enhance_2       | R/W                 | When set, do not drop the first broadcast packet that follows an untagged reserved multicast frame or an ingress_VID violation frame. | 0       |
| 4     | Enhance_1       | <sup>&gt;</sup> R/W | When set, enhance throughput over the expansion port.                                                                                 | 0       |
| 3     | PASS_BPDU       | R/W                 | When set, and when spanning tree is in blocking state, pass BPDU and reserved mcast DA frames.                                        | 1'b0    |
| 2     | Reserved        | RO                  | Write as 0, ignore when read.                                                                                                         | 1'b0    |
| 1     | DROP_VIOCATIONS | R/W                 | When set, and when ingress_VID_check is set to 2'b01, an incoming frame with bcast DA and VID violation will be dropped.              | 1'b0    |
| 0     | DROR_MCAST_SA   | R/W                 | When set, a frame with mcast/bcast SA will be dropped.                                                                                | 1'b0    |

## **Queue 0 TxDsc Control 3 Register**



Note: Broadcom recommends the user not change this register unless guided by Broadcom.

Table 100: Queue 0 TxDsc Control 3 Register (Page 0Ah: Address 64-65h)

| BIt  | Name          | R/W | Description                                     | Default  |
|------|---------------|-----|-------------------------------------------------|----------|
| 15:8 | Reserved      | R/W | -                                               | 1Q = 7Dh |
|      |               |     |                                                 | 2Q = 5Eh |
|      |               |     |                                                 | 3Q = 3Fh |
|      |               |     |                                                 | 4Q = 20h |
| 7:5  | Reserved      | RO  | -                                               | 0h       |
| 4:0  | Q0_quota_size | R/W | The round robin weight for priority queue 0.    | 1Q = 01h |
|      |               |     | Note: The user must make sure bits 15:8 are not | 2Q = 01h |
|      |               |     | mistakenly changed when changing                | 3Q = 01h |
|      |               |     | Q0_quota_size.                                  | 4Q = 01h |

## **Queue 1 TxDsc Control 3 Register**



Note: Broadcom recommends the user not change this register unless guided by Broadcom.

Table 101: Queue 1 TxDsc Control 3 Register (Page 0Ah: Address 72-73h)

| BIt  | Name          | R/W  | Description                                     | Default  |
|------|---------------|------|-------------------------------------------------|----------|
| 15:8 | Reserved      | R/W) | -                                               | 1Q = 0h  |
|      |               |      |                                                 | 2Q = 20h |
|      |               |      |                                                 | 3Q = 20h |
|      |               |      |                                                 | 4Q = 20h |
| 7:5  | Reserved      | RO   | -                                               | 0h       |
| 4:0  | Q1_quota_size | R/W  | The round robin weight for priority queue 1.    | 1Q = 00h |
|      |               |      | Note: The user must make sure bits 15:8 are not | 2Q = 02h |
|      |               |      | mistakenly changed when changing                | 3Q = 02h |
|      | ^             |      | Q1_quota_size.                                  | 4Q = 02h |



## **Queue 2 TxDsc Control 3 Register**



Note: Broadcom recommends the user not change this register unless guided by Broadcom.

Table 102: Queue 2 TxDsc Control 3 Register (Page 0Ah: Address 80-81h)

| BIt  | Name          | R/W | Description                                     | Default  |
|------|---------------|-----|-------------------------------------------------|----------|
| 15:8 | Reserved      | R/W | -                                               | 1Q = 0h  |
|      |               |     |                                                 | 2Q = 0h  |
|      |               |     |                                                 | 3Q = 20h |
|      |               |     |                                                 | 4Q = 20h |
| 7:5  | Reserved      | RO  | -                                               | 0h       |
| 4:0  | Q2_quota_size | R/W | The round robin weight for priority queue 2.    | 1Q = 00h |
|      |               |     | Note: The user must make sure bits 15:8 are not | 2Q = 00h |
|      |               |     | mistakenly changed when changing                | 3Q = 04h |
|      |               |     | Q2_quota_size.                                  | 4Q = 04h |

## **Queue 3 TxDsc Control 3 Register**



Note: Broadcom recommends the user not change this register unless guided by Broadcom.

Table 103: Queue 3 TxDsc Control 3 Register (Page 0Ah: Address 8E-8Fh)

| BIt  | Name          | R/W  | Description                                  | Default  |
|------|---------------|------|----------------------------------------------|----------|
| 15:8 | Reserved      | R/W) | -                                            | 1Q = 0h  |
|      |               |      |                                              | 2Q = 0h  |
|      |               |      |                                              | 3Q = 0h  |
|      |               |      |                                              | 4Q = 20h |
| 7:5  | Reserved      | RO   | -                                            | 0h       |
| 4:0  | Q3_quota_size | R/W  | The round robin weight for priority queue 3. | 1Q = 00h |
|      |               |      | The user must make sure bits 15:8 are not    | 2Q = 00h |
|      |               |      | mistakenly changed when changing             | 3Q = 00h |
|      | ^             |      | Q3_quota_size.                               | 4Q = 08h |



## **Port MII Registers**



**Note:** Page 18h is external PHY dependent. For details in registers, check data sheet of external PHY connected.

Table 104: Port MII Registers (Pages 10h-18h)

| Addr    | Bits     | Description                           |
|---------|----------|---------------------------------------|
| 00h-01h | 16       | MII control                           |
| 02h-03h | 16       | MII status                            |
| 04h-05h | 16       | PHY identification high               |
| 06h-07h | 16       | PHY identification low                |
| 08h-09h | 16       | Auto-negotiation advertisement        |
| 0Ah-0Bh | 16       | Auto-negotiation link partner ability |
| 0Ch-0Dh | 16       | Auto-negotiation expansion            |
| 0E-0F   | 16       | Auto-regotiation next page            |
| 10h-11h | 16       | Link partner next page                |
| 12h-1Fh | Reserved |                                       |
| 20h-21h | 16       | 100BASE-X auxiliary control           |
| 22h-23h | 16       | ±00BASE-X auxiliary Status            |
| 24h-25h | 16       | 100BASE-X receive error counter       |
| 26h-27h | 16       | 100BASE-X false carrier sense counter |
| 28h-2Fh | Reserved |                                       |
| 30h-31h | 16       | Auxiliary control/status              |
| 32h-33h | 16       | Auxiliary status summary              |
| 34h-35h | 16       | Connection status                     |
| 36h-37h | 16       | Auxiliary mode 2                      |
| 38h-39h | 16       | Auxiliary error and general status    |
| 3Ah-3Bh | Reserved |                                       |
| 3Ch-3Dh | 16       | Auxiliary Multiple PHY register       |
| 3Eh-3Fh | 16       | Broadcom Test register                |
| 40h-FEh | Reserved |                                       |
| FFh     | 8        | Page register                         |
|         |          | rage register                         |

#### Table 105: MII Register Map Summary

| Addr        | Name                              | 15                          | 14                | 13                      | 12                     | 11                 | 10                                                                            | 9                       | 8                             | 7                          | 6                           | 5                       | 4                 | 3                          | 2                   | 1                    | 0                          | INIT  |
|-------------|-----------------------------------|-----------------------------|-------------------|-------------------------|------------------------|--------------------|-------------------------------------------------------------------------------|-------------------------|-------------------------------|----------------------------|-----------------------------|-------------------------|-------------------|----------------------------|---------------------|----------------------|----------------------------|-------|
| 00h-<br>01h | Control //                        | Soft<br>Reset               | Lpbk              | Force<br>100            | AutoNe<br>g<br>Enable  | Power<br>Down      | Isolate Restart Full- Collisio Reserved AutoNe duplex n g Test                |                         |                               |                            |                             | -                       | 3000h             |                            |                     |                      |                            |       |
| 02h-<br>03h | Status                            | T4 <sup>[/</sup><br>Capable | XX FDX<br>Capable | TX<br>Capable           | 10BT<br>FDX<br>Capable | 10BT<br>Capable    |                                                                               | Rese                    | rved                          |                            | Preamb<br>I<br>Suppres<br>s | AutoNe<br>g<br>Cmpt     | Remote<br>Fault   | AutoNe<br>g<br>Capabl<br>e | Link<br>Status      | Jabber<br>Detect     | Extd<br>Reg<br>Capabl<br>e | 7809h |
| 04h-<br>05h | Phyid High                        | 0                           | 0                 | 0/                      | 0                      | 0                  | 0                                                                             | 0                       | 0                             | 0                          | 1                           | 0                       | 0                 | 0                          | 0                   | 0                    | 0                          | 0040h |
| 06h-<br>07h | Phyid Low                         | 0                           | 1                 | 1                       | 0//                    |                    | 0                                                                             | 1                       | 1                             | Mod<br>1                   | del #<br>0                  | 0                       | 0                 |                            |                     | sion #<br>N          |                            | 63XNh |
| 08h-<br>09h | Autoneg<br>Advertise              | Next<br>Page<br>0           | Reserve<br>d      | Remote<br>Fault         | Rese<br>Techno         | rved //<br>ologies |                                                                               |                         |                               |                            |                             | Field [4<br>0           | :0]<br>1          | 05E1h                      |                     |                      |                            |       |
| 0Ah-<br>0Bh | Link Partner<br>Ability           | LP Next<br>Page             | LP<br>Ack         | LP Rmt<br>Fault         | Rese<br>Techno         |                    | LP LP LP LP LP Link Partner Selector Field [4:0] Pause T4 TX FDX TX BT FDX BT |                         |                               |                            |                             | 1:0]                    | 0000h             |                            |                     |                      |                            |       |
| 0Ch-<br>0Dh | Autoneg<br>Expansion              |                             |                   |                         |                        |                    | Fault Pg Able Able Rcvd Neg                                                   |                         |                               |                            |                             | LP Auto<br>Neg<br>Able  | 0000h             |                            |                     |                      |                            |       |
| 0Eh-<br>0Fh | Next<br>Page                      | Next<br>Page                | Reserve<br>d      | Messag<br>e page        | Acknow<br>ledge2       | Toggle             |                                                                               |                         | V                             | Mes                        | sage/Unf                    | ormatted                | Code Fie          | eld                        |                     |                      |                            | 2001h |
| 10h-<br>11h | LP Next<br>Page                   | Next<br>Page                | Reserve<br>d      | Messag<br>e page        | Acknow<br>ledge2       | Toggle             |                                                                               |                         |                               | Mes                        | sage/Unf                    |                         | Code Fie          | eld                        |                     |                      |                            | 0000h |
| 20h-<br>21h | 100BASE-X<br>Aux Control          | Rese                        | erved             | Transmi<br>t<br>Disable | Rese                   | rved               | Bypass<br>4B5B<br>Enc/<br>Dec                                                 | Bypass<br>Scr/<br>Descr | Bypass<br>NRZI<br>Enc/<br>Dec | Bypass<br>Rcv Sym<br>Align | Bypass<br>BLW<br>Correct    | FEF<br>Enable           |                   | I<br>N                     | Reserved            | i                    |                            | 0000h |
| 22h-<br>23h | 100BASE-X<br>Aux Status           |                             |                   | Reserved                |                        |                    | FX<br>Mode                                                                    | Locked                  |                               | Current<br>Remote<br>Fault | Rsvd                        | False<br>Carrier<br>Det | Bad<br>ESD<br>Det | Rev<br>Error<br>Det        | Xmt<br>Error<br>Det | Lock<br>Error<br>Det | MLT3<br>Error<br>Det       |       |
| 24h-<br>25h | 100BASE-X<br>RCV Error<br>Counter |                             |                   |                         |                        |                    |                                                                               |                         | •                             |                            |                             | Red                     | ceive Erro        | or Counte                  | er                  |                      |                            | 0000h |

#### Table 105: MII Register Map Summary (Cont.)

|             | //                                            |                     |                            |                           |                               |                       |                           |                       |                            |                                |                       | -                  |                           |                                        |                               |                                            |                      |        |
|-------------|-----------------------------------------------|---------------------|----------------------------|---------------------------|-------------------------------|-----------------------|---------------------------|-----------------------|----------------------------|--------------------------------|-----------------------|--------------------|---------------------------|----------------------------------------|-------------------------------|--------------------------------------------|----------------------|--------|
| Addr        | Name                                          | 15                  | 14                         | 13                        | 12                            | 11                    | 10                        | 9                     | 8                          | 7                              | 6                     | 5                  | 4                         | 3                                      | 2                             | 1                                          | 0                    | INIT   |
| 26h-<br>27h | 100BASE-X<br>False Carrier<br>Counter         |                     | Reserved                   |                           |                               |                       |                           |                       |                            | False Carrier Sense Counter    |                       |                    |                           |                                        |                               | 0000h                                      |                      |        |
| 28h-<br>29h | 100BASE-X<br>Disconnect<br>Counter            |                     |                            | $\wedge$                  | Rese                          | erved                 |                           |                       |                            | Disconnect Counter             |                       |                    |                           |                                        |                               | 0000h                                      |                      |        |
| 30h-<br>31h | Auxiliary<br>Control/<br>Status               | Jabber<br>Disable   | Force Link                 |                           |                               | Reso                  | erved                     |                       |                            | HSQ                            | LSQ                   |                    | Rate<br>:0]               | AutoNe<br>g<br>Enable<br>Indicat<br>or | Force<br>100<br>Indicat<br>or | SP100<br>Indicat<br>or                     | FDX<br>Indicat<br>or | 003xh  |
| 32h-<br>33h | Auxiliary<br>Status<br>Summary                | AutoNe<br>g<br>Cmpt | AutoNe<br>g<br>Cmpt<br>Ack | AutoNe<br>g<br>Ack<br>Det | AutoNe<br>g<br>Ability<br>Det | AutoiNe<br>g<br>Pause |                           | AutoNeg<br>HCD        | Ţ.                         | AutoNe<br>g<br>ParDet<br>Fault | LP<br>Remote<br>Fault | LP<br>Page<br>Rcvd | LP<br>AutoNe<br>g<br>Able | SP100<br>Indicat<br>or                 | Link<br>Status                | Interna<br>I<br>AutoNe<br>g<br>Enable<br>d | Jabber<br>Detect     | 0000h  |
| 34h-<br>35h | Connection<br>Status                          |                     |                            |                           |                               |                       | Rese                      | erved                 |                            |                                |                       |                    |                           | FDX<br>Change                          | SPD<br>Change                 | Link<br>Change                             | RESV                 | 0F00xh |
| 36h-<br>37h | Auxiliary<br>Mode 2                           |                     |                            |                           |                               |                       |                           |                       | Reser                      | yied.                          |                       |                    |                           | 1                                      | 1                             | 1                                          |                      |        |
| 38h-<br>39h | 10BASE-T<br>AUX. ERROR<br>& GENERAL<br>STATUS |                     |                            | Reserved                  | l                             |                       | Mnchst<br>r Code<br>Error | EOF<br>Error<br>(10M) | Polarity<br>Error<br>(10M) |                                |                       | 1                  | Reserve<br>d              | AutoNe<br>g<br>Enable<br>Indicat<br>or | Force<br>100<br>Indicat<br>or | SP100<br>Indicat<br>or                     | FDX<br>Indicat<br>or | 002xh  |
| 3Ah-<br>3Bh | Reserved                                      | Reserve             | d                          |                           |                               |                       | !                         |                       | *                          |                                |                       |                    |                           | !                                      | !                             |                                            |                      | 0000h  |
| 3Ch-<br>3Dh | AUXILIARY<br>MULTI-PHY                        | HCD<br>TX FDX       | HCD<br>T4                  | HCD<br>TX                 | HCD<br>10BT<br>FDX            | HCD<br>10BT           | Reserved                  | d                     | Restart<br>AutoNe<br>g     | AutoNe<br>g<br>Cmpt            | Cmpt<br>Ack           | ACK<br>Detect      | Ability<br>Detect         |                                        | Rsvd                          | Reserv<br>ed                               | Rsvd                 | 0000h  |
| 3Eh-<br>3Fh | BROADCOM<br>Test                              | Reserve             | d                          |                           |                               |                       |                           |                       |                            |                                |                       |                    |                           |                                        |                               |                                            |                      |        |

## **MII Control Register**

Table 106: MII Control Register (Pages 10h-18h Address 00d-01d, 00h-01h)

| Bit | Name                     | R/W  | Description                           | Default |
|-----|--------------------------|------|---------------------------------------|---------|
| 15  | Reset                    | R/W  | 1 = PHY reset                         | 0       |
|     |                          | (SC) | 0 = Normal operation                  |         |
| 14  | Loopback                 | R/W  | 1 = Loopback mode                     | 0       |
|     |                          |      | 0 = Normal operation                  |         |
| 13  | Forced Speed Selection   | R/W  | 1 = 100 Mbps                          | 1       |
|     |                          |      | 0 = 10 Mbps                           |         |
| 12  | Auto-negotiation Enable  | R/W  | 1 = Auto-negotiation enable           | 1       |
|     |                          |      | 0 = Auto-negotiation disable          |         |
| 11  | Power-Down               | RO   | 0 = Normal operation                  | 0       |
| 10  | Isolate                  | R/W  | 1 = Electrically isolate PHY from MII | 0       |
|     |                          |      | 0 = Normal operation                  |         |
| 9   | Restart Auto-Negotiation | R/W  | 1 = Restart auto-negotiation process  | 0       |
|     |                          | (SC) | 0 = Normal operation                  |         |
| 8   | Duplex Mode              | R/W  | 1 = Full-duplex                       | 0       |
|     |                          |      | 0 = Half duplex                       |         |
| 7:0 | Reserved                 | RO   | Ignore when read                      | 0       |

**Note:** R/W = Read/Write, RO = Read only, SC = Self-Clean Latched Low, LH = Latched High, LL & LH Clear after read operation.

#### Reset

To reset an individual part PHY, the BCM5338 New software control, 1 must be written to bit 15 of the Control register using an MII write operation. The bit clears itself after the reset process is complete and need not be cleared using a second MII write. Writes to other Control register bits have no effect until the reset process is completed, which requires approximately 1  $\mu$ s. Writing 0 to this bit has no effect. Because this bit is self-clearing, after a few cycles from a write operation, it returns 0 when read.

## Loopback

An individual part of the BCM5338M can be placed into loopback mode by writing 1 to bit 14 of the Control register. The loopback mode can be cleared by writing 0 to bit 14 of the control register, or by resetting the chip. When this bit is read, it returns 1 when the chip is in software-controlled loopback modes; otherwise, it returns 0

#### **Forced Speed Selection**

If auto-negotiation is enabled, this bit has no effect on the speed selection. However, if auto-negotiation is disabled by software control, the operating speed of the BCM5338M port can be forced by writing the appropriate value to bit 13 of the Control register. Writing 1 to this bit forces 100BASE-X operation, while writing 0 forces 10BASE-T operation. When this bit is read, it returns the value of the software-controlled forced speed selection only. To read the overall state of forced speed selection, including both hardware and software control, use bit 8 of the Auxiliary Control register.

#### **Auto-Negotiation Enable**

Auto-negotiation is enabled by default. If bit 12 of the Control register is written with a value of 0, auto-negotiation is disabled by software control. Writing 1 to the same bit of the Control register or resetting the chip re-enables auto-negotiation. When read, this bit returns the value most recently written to this location, or 1 if it has not been written since the last chip reset.

#### **Power-Down**

The BCM5338M does not implement a low-power mode.

#### **Isolate**

Each individual PHY can be isolated from its Media Independent interface by writing 1 to bit 10 of the Control register. All MII outputs are tristated and all MII inputs are gnored. Because the MII management interface is still active, the isolate mode can be cleared by writing 0 to bit 10 of the control register or by resetting the chip. When this bit is read, it returns 1 when the chip is in isolate mode; otherwise, it returns 0.

## **Restart Auto-Negotiation**

Bit 9 of the Control register is a self-clearing bit that allows the auto-negotiation process to be restarted, regardless of the current status of the auto-negotiation state machine. For this bit to have an effect, auto-negotiation must be enabled. Writing 1 to this bit restarts the auto-negotiation, while writing 0 to this bit has no effect. Because the bit is self-clearing after only a few cycles, it always returns 0 when read. The operation of this bit is identical to bit 9 of the auto-negotiation.

## **Duplex Mode**

By default, at reset this bit indicates BCM5338M half-duplex mode. If the auto-negotiation is enabled, this bit has no effect on the duplex selection. The chip can be forced into full-duplex mode by writing 1 to bit 8 of the Control register while auto-negotiation is disabled. Half-duplex mode can be resumed by writing 0 to bit 8 of the control register or by resetting the chip.

## Reserved Bits

All reserved MII register bits must be written as 0 at all times. Ignore the BCM5338M output when these bits are read.

## **MII Status Register**

Table 107: MII Status Register (Pages 10h-18h, Address 02d-03d, 02-03h)

| Bit  | Name                        | R/W      | Description                                                                                     | Default |
|------|-----------------------------|----------|-------------------------------------------------------------------------------------------------|---------|
| 15   | 100BASE-T4 Capability       | RO       | 0 = Not 100BASE-T4 capable.                                                                     | 0       |
| 14   | 100BASE-TX FDX Capability   | RO       | 1 = 100BASE-TX full duplex capable.                                                             | 1       |
| 13   | 100BASE-TX Capability       | RO       | 1 = 100BASE-TX half duplex capable.                                                             | 1       |
| 12   | 10BASE-T FDX Capability     | RO       | 1 = 10BASE-T full duplex capable.                                                               | 1       |
| 11   | 10BASE-T Capability         | RO       | 1 = 10BASE-T half duplex capable.                                                               | 1       |
| 10:7 | Reserved                    | RO       | Ignore when read.                                                                               | 0       |
| 6    | MF Preamble Suppression     | R/W      | 1 = Preamble may be suppressed, 0 = Preamble always required.                                   | 0       |
| 5    | Auto-negotiation Complete   | RO       | 1 = Auto-negotiation process completed.<br>0 = Auto-negotiation process not completed.          | 0       |
| 4    | Remote Fault                | RO<br>LH | 1 = Remote/far-end fault condition detected.<br>0 = No remote/far-end fault condition detected. | 0       |
| 3    | Auto-negotiation Capability | RO       | 1 = Auto-negotiation capable.<br>0 = Not auto-negotiation capable.                              | 1       |
| 2    | Link Status                 | RO<br>LL | 1 = Link is up (Link Pass state).<br>0 = Link is down (Link Fail state).                        | 0       |
| 1    | Jabber Detect               | RO<br>LH | 1 = Jabber condition detected.<br>0 = No jabber condition detected.                             | 0       |
| 0    | Extended Capability         | RO       | 1 = Extended register capable.                                                                  | 1       |

**Note:** R/W = Read/Write, RO = Read only, SC = Self-Clear, LL = Latched Low, LH = Latched High, LL & LH Clear after read operation.

### 100BASE-T4 Capability

The BCM5338M is not capable of 100BASE-To operation and returns 0 when bit 15 of the status register is read.

## 100BASE-X Full-Duplex Capability

The BCM5338M is capable of 100BASE-X full-duplex operation and returns 1 when bit 14 of the Status register is read.

## 100BASE-X Half-Duplex Capability

The BCM5338M is capable of 100BASE-X half-duplex operation and returns 1 when bit 13 of the Status register is read.

## 10BASE Full-Duplex Capability

The BCM5338M is capable of 10BASE-T full-duplex operation and returns 1 when bit 12 of the Status register is read.

#### **10BASE-T Half-Duplex Capability**

The BCM5338M is capable of 10BASE-T half-duplex operation and returns 1 when bit 11 of the Status register is read.

#### **Reserved Bit**

Ignore the BCM5338M output when these bits are read.

#### **MF Preamble Suppression**

This bit is the only writable bit in the Status register. Setting this bit to 1 allows subsequent MII management frames to be accepted with or without the standard preamble pattern. When Preamble Suppression is enabled, only two preamble bits are required between successive Management Commands, instead of the normal 32.

### **Auto-Negotiation Complete**

Bit 5 of the Status register returns 1 if the auto-negotiation process has been completed and the contents of registers 4, 5, and 6 are valid.

#### **Remote Fault**

When set at the completion of auto-negotiation, it indicates that a remote fault condition has been signaled by the link partner. When set in 100BASE-FX mode, it indicates that a far-end fault condition has been detected. This bit is latched high, and self-clears when read. Is immediately set once again in FX mode after clearing if the far-end fault condition remains true.

### **Auto-Negotiation Capability**

The BCM5338M can perform IEEE auto-negotiation and returns 1 when bit 4 of the Status register is read, regardless of whether the auto-negotiation function has been disabled.

#### **Link Status**

The BCM5338M returns 1 on bit 2 of the Status register when the link state machine is in Link Pass, indicating that a valid link has been established. Otherwise, it returns 0. When a link failure occurs after the Link Pass state has been entered, the Link Status bit is latched at 0 and remains so until the bit is read. After the bit is read, it becomes 1 if the Link Pass state has been entered again.

## **Jabber Detect**

10BASE-T operation only. The BCM5338M returns 1 on bit 1 of the Status register if a jabber condition has been detected. After the bit is read, or if the chip is reset, it reverts to 0.

#### **Extended Capability**

The BCM5338M supports extended capability registers and returns 1 when bit 0 of the Status register is read. Several extended registers have been implemented in the BCM5338M, and their bit functions are defined later in this section.

### **PHY Identifier Registers**

Table 108: PHY Identifier Registers (Pages 10h-18h, Addresses 04h-05h and 06h-07h)

| Bit  | Name              | R/W | Description | Default |
|------|-------------------|-----|-------------|---------|
| 15:0 | MII Address 00010 | RO  | PHYID HIGH  | 0040h   |
| 15:0 | MII Address 00011 | RO  | PHYID LOW   | 62BNh   |

Broadcom Corporation has been issued an Organizationally Unique Identifier (QUI) by the IEEE. It is a 24-bit number, 00-10-18, expressed as hex values. That number, along with the Broadcom Model Number for the BCM5338M part, 2Bh, and Broadcom Revision number, Nh (N=0 for the revision A0 of the BCM5338M, N=1 for the revision A1 of the BCM5338M, N=2 for the revision A2 of the BCM5338M, and N=3 for the revision B0 of the BCM5338M), is placed into two MII registers. The translation from OUI, Model Number and Revision Number to PHY Identifier register occurs as follows:

- PHYID HIGH [15:0] = OUI[21:6]
- PHYID LOW [15:0] = OUI[5:0] + MODEL[5:0] + REV[3:0]

Note: The two most significant bits of the OUI are not represented (OUI[23:22]).

The previous table shows the result of concatenating these values in order to form the MII Identifier registers PHYID HIGH and PHYID LOW.

## **Auto-Negotiation Advertisement Register**

Table 109: Auto-Negotiation Advertisement Register (Pages 10h-18h, Address 08d-09d, 08h-09h)

| Bit   | Name                       | R/W | Description                                 | Default |
|-------|----------------------------|-----|---------------------------------------------|---------|
| 15    | Next Page                  | R/W | 1 = Next-page operation supported.          | 0       |
|       |                            |     | 0 = Next-page operation disabled.           |         |
| 14    | Reserved                   | RO  | Ignore when read.                           | 0       |
| 13    | Remote Fault               | R/W | 1 = Transmit remote fault.                  | 0       |
| 12:11 | Reserved Technologies      | RO  | Ignore when read.                           | 00      |
| 10    | Advertise Pause Capability | R/W | 1 = Pause Operation for full-duplex.        | 1       |
| 9     | Advertise 100BASE-T4       | R/W | 0 = Do Not Advertise T4 Capability.         | 0       |
| 8     | Advertise 100BASE-X FDX    | R/W | 1 = Advertise 100BASE-X full-duplex.        | 1       |
|       | )                          |     | 0 = Do not advertise 100BASE-X full-duplex. |         |

Table 109: Auto-Negotiation Advertisement Register (Pages 10h-18h, Address 08d-09d, 08h-09h) (Cont.)

| Bit | Name                     | R/W | Description                                                                       | Default |
|-----|--------------------------|-----|-----------------------------------------------------------------------------------|---------|
| 7   | Advertise 100BASE-X      | R/W | 1 = Advertise 100BASE-X.                                                          | 1       |
| 6   | Advertise 10BASE-T FDX   | R/W | 1 = Advertise 10BASE-T full-duplex.<br>0 = Do not advertise 10BASE-T full-duplex. | 1       |
| 5   | Advertise 10BASE-T       | R/W | 1 = Advertise 10BASE-T.                                                           | 1       |
| 4:0 | Advertise Selector Field | R/W | Fixed value = indicates 802.3.                                                    | 00001   |

#### **Next Page**

The BCM5338M supports the Next Page function. To enable this operation, write 1 to this bit.

#### **Remote Fault**

Writing 1 to bit 13 of the Advertisement register sends a Remote Fault indicator to the Link Partner during autonegotiation. Writing 0 to this bit or resetting the chip clears the Remote Fault transmission bit. This bit returns the value last written to it, or else 0 if no write has been completed since the last chip reset.

#### **Reserved Bits**

Ignore output when read.

### **Pause Operation for Full-Duplex Links**

The use of this bit is independent of the negotiated data rate, medium, or link technology. The setting of this bit indicates the availability of additional DTE capability when full-duplex operation is in use. This bit is used by one MAC to communicate Pause Capability to its Link Partner and has no effect on PHY operation.

#### **Advertisement Bits**

Use bits 9:5 of the Advertisement register to customize the ability information transmitted to the Link Partner. The default value for each bit reflects the abilities of the BCM5338M. By writing 1 to any of the bits, the corresponding ability is transmitted to the Link Partner. Writing 0 to any bit causes the corresponding ability to be suppressed from transmission. Resetting the chip restores the default bit values. Reading the register returns the values last written to the corresponding bits, or else the default values if no write has been completed since the last chip reset.

## Selector Field

Bits 4:0 of the Advertisement register contain the value 00001, indicating that the chip belongs to the 802.3 class of PHY transceivers.

## **Auto-Negotiation Link Partner Ability Register**

Table 110: Auto-Negotiation Link Partner Ability Register (Pages 10h–18h, Address 10d–11d, 0Ah–0Bh)

| Bit   | Name                        | R/W | Description                                | Default |
|-------|-----------------------------|-----|--------------------------------------------|---------|
| 15    | LP Next Page                | RO  | Link partner next page bit.                | 0       |
| 14    | LP Acknowledge              | RO  | Link partner acknowledge bit.              | 0       |
| 13    | LP Remote Fault             | RO  | Link partner remote fault indicator.       | 0       |
| 12:11 | Reserved Technologies       | RO  | Ignore when read.                          | 000     |
| 10    | LP Advertise Pause          | RO  | Link partner has pause capability.         | 0       |
| 9     | LP Advertise 100BASE-T4     | RO  | Link partner has 100BASE-T4 capability.    | 0       |
| 8     | LP Advertise 100BASE-X FDX  | RO  | Link partner has 100BASE-X FDX capability. | 0       |
| 7     | LP Advertise 100BASE-X      | RO  | Link partner has 100BASE-X capability.     | 0       |
| 6     | LP Advertise 10BASE-T FDX   | RO  | Link partner has 10BASE-T FOX capability.  | 0       |
| 5     | LP Advertise 10BASE-T       | RO  | Link partner has 10BASE-Tcapability.       | 0       |
| 4:0   | Link Partner Selector Field | RO  | Link partner selector field                | 00000   |



**Note:** The values contained in the auto-negotiation Link Partner (LP) Ability register are only guaranteed to be valid after auto-negotiation has successfully completed, as indicated by bit 5 of the MII Status register.

### **Next Page**

Bit 15 of the Link Partner Ability register returns a value of 1 when the Link Partner implements the Next Page function and has Next Page information to transmit.

## **Acknowledge**

Bit 14 of the Link Partner Ability register is used by auto-negotiation to indicate that a device has successfully received its Link Partner's Link Code Word.

#### **Remote Fault**

Bit 13 of the Link Partner Ability register returns a value of 1 when the Link Partner signals that a remote fault has occurred. The BCM5338M simply copies the value to this register and does not act upon it.



#### **Pause**

Indicates that the link partner pause bit is set.

#### **Advertisement Bits**

Bits 9:5 of the Link Partner Ability register reflect the abilities of the Link Partner. A 1 on any of these bits indicates that the Link Partner is capable of performing the corresponding mode of operation. Bits 9:5 are cleared any time auto-negotiation is restarted or the BCM5338M is reset.

#### **Selector Field**

Bits 4:0 of the Link Partner Ability register reflect the value of the Link Partner's selector field. These bits are cleared any time auto-negotiation is restarted or the chip is reset.

## **Auto-Negotiation Expansion Register**

Table 111: Auto-Negotiation Expansion Register (Pages 10h–18h, Address 12d–13d, 0Ch–0Dh)

| Bit  | Name                        | R/W  | Description                                                 | Default |
|------|-----------------------------|------|-------------------------------------------------------------|---------|
| 15:5 | Reserved                    | RO   | Ignore when read                                            | 0       |
| 4    | Parallel Detection Fault    | RO   | 1 = Parallel detection fault.                               | 0       |
|      |                             | LH   | 0 = No parallel detection fault.                            |         |
| 3    | Link Partner Next Page Able | RO   | 1 = Link partner has next-page capability.                  | 0       |
|      |                             |      | 0 = Link Partner does not have next-page capability.        |         |
| 2    | Next Page Able              | RO   | 1 = Next page is enabled.                                   | 1       |
|      |                             |      | Ø = Next page capability.                                   |         |
| 1    | Page Received               | RO / | 1 New page has been received.                               | 0       |
|      |                             |      | 0 = New page has not been received.                         |         |
| 0    | Link Partner Auto-          | RO   | 1 = Link partner has auto-negotiation capability.           | 0       |
|      | negotiation Able            |      | 0 = Link partner does not have auto-negotiation capability. |         |

**Note:** R/W = Read/Write, RO = Read only, SC = Self-Clear, LL = Latched Low, LH = Latched High, LL and LH clear after read operation.

### Parallel Detection Fault

Bit 4 of the auto-negotiation Expansion register is a read-only bit that gets latched high when a parallel detection fault occurs in the auto-negotiation state machine. For further details, consult the IEEE standard. The bit is reset to 0 after the register is read, or when the chip is reset.

## Link Partner Next Page Able

Bit 3 of the auto-negotiation Expansion register returns 1 when the Link Partner has Next Page capabilities. It has the same value as bit 15 of the Link Partner Ability register.

#### **Page Received**

Bit 1 of the auto-negotiation Expansion register is latched high when a new Link Code Word is received from the Link Partner, checked, and acknowledged. It remains high until the register is read, or until the chip is reset.

#### **Link Partner Auto-Negotiation Able**

Bit 0 of the auto-negotiation Expansion register returns 1 when the Link Partner is known to have auto-negotiation capability. Before any auto-negotiation information is exchanged, or if the Link Partner does not comply with IEEE auto-negotiation, the bit returns a value of 0.

## **Auto-Negotiation Next Page Register**

Table 112: Next Page Transmit Register (Pages 10h–18h, Address 14d–15d, 0Eh–0Fh

| Bit  | Name                              | R/W | Description                                                               | Default |
|------|-----------------------------------|-----|---------------------------------------------------------------------------|---------|
| 15   | Next Page                         | R/W | 1 = Additional next page (s) follows.                                     | 0       |
|      |                                   |     | 0 = Last page.                                                            |         |
| 14   | Reserved                          | R/W | Ignore when read.                                                         | 0       |
| 13   | Message Page                      | R/W | 1= Message page.                                                          | 1       |
|      |                                   |     | 0 = Unformatted page.                                                     |         |
| 12   | Acknowledge 2                     | R/W | 1 = Complying with message.                                               | 0       |
|      |                                   |     | 0 = Cannot comply with message.                                           |         |
| 11   | Toggle                            | RO  | 1 = Previous value of the transmitted link code word equalled logic zero. | 0       |
|      |                                   | //  | 0 Previous value of the transmitted link code word equalled logic one.    |         |
| 10:0 | Message/Unformatted Code<br>Field | R/W | <i>//-</i>                                                                | 1       |

## **Next Page**

Indicates whether this is the last Next Page to be transmitted.

## **Message Page**

Differentiates a Message Page from an Unformatted Page.

## Acknowledge 2

Indicates that a device has the ability to comply with the message.

## Toggle

Used by the Arbitration function to ensure synchronization with the Link Partner during Next Page exchange.

#### **Message Code Field**

An 11-bit-wide field, encoding 2048 possible messages.

#### **Unformatted Code Field**

An 11-bit-wide field, which may contain an arbitrary value.

## **Link Partner Next Page Register**

Table 113: Link Partner Next Page Register (Pages 10h-18h, Address 16d-17d, 10h-11h)

| Bit  | Name                           | R/W | Description                                                               | Default |
|------|--------------------------------|-----|---------------------------------------------------------------------------|---------|
| 15   | Next Page                      | RO  | 1 = Additional next page(s) follows.                                      | 0       |
|      |                                |     | 0 = Last page.                                                            |         |
| 14   | Reserved                       | RO  | Ignore when read.                                                         | 0       |
| 13   | Message Page                   | RO  | 1= Message page.                                                          | 0       |
|      |                                |     | 0 = Unformatted page. $\overset{\leadsto}{}$                              |         |
| 12   | Acknowledge 2                  | RO  | 1 = Complies with message.                                                | 0       |
|      |                                |     | 0 = Cannot comply with message.                                           |         |
| 11   | Toggle                         | RO  | 1 = Previous value of the transmitted link code word equalled logic zero. | 0       |
|      |                                |     | 0 = Previous value of the transmitted link code word equalled logic one.  |         |
| 10:0 | Message/Unformatted Code Field | RO  |                                                                           | 0       |

## **Next Page**

indicates whether this is the last Next Page

## **Message Page**

Differentiates a Message Page from an Unformatted Page.

## **Acknowledge 2**

Indicates that Link Partner has the ability to comply with the message.

### **Toggle**

Used by the Arbitration function to ensure synchronization with the Link Partner during Next Page exchange.

#### **Message Code Field**

An 11-bit-wide field, encoding 2048 possible messages.

#### **Unformatted Code Field**

An 11-bit-wide field, which may contain an arbitrary value.

### **100BASE-X Auxiliary Control Register**

Table 114: 100BASE-X Auxiliary Control Register (Pages 10h-18h, Address 32d-33d, 20h-21h)

| Name                         | R/W                                                                                                                                                             | Description                                                                                                                                                                                    | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                     | RO                                                                                                                                                              | Write as 10b, Ignore when read:                                                                                                                                                                | 10b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Transmit Disable             | R/W                                                                                                                                                             | 1 = Transmitter is disabled in PHY.                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                                                                                                                                                                 | 0 = Normal operation                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reserved                     | RO                                                                                                                                                              | Ignore when read.                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Reserved                     | R/W                                                                                                                                                             | Write as 0, ignore when read.                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Bypass Scrambler/Descrambler | R/W                                                                                                                                                             | 1 = Scrambler and descrambler are disabled.                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                                                                                                                                                                 | 0 = Scrambler and descrambler are enabled.                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Bypass NRZI Encoder/Decoder  | R/W                                                                                                                                                             | 1 = NRZI encoder and decoder are disabled.                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                                                                                                                                                                 | 0 = NRZT encoder and decoder are enabled.                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reserved                     | RO                                                                                                                                                              | Ignore when read.                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Baseline Wander Correction   | R/W                                                                                                                                                             | ↑ = BASEline wander correction is disabled.                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Disable                      | P                                                                                                                                                               | BASEline wander correction is enabled.                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| FEF Enable                   | R/W                                                                                                                                                             | $\mathcal{A}$ = Far-end fault is enabled.                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                                                                                                                                                                 | 0 = Far-end fault is disabled.                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reserved                     | R/W                                                                                                                                                             | Write as 0, ignore when read.                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              | Reserved Transmit Disable  Reserved Reserved Bypass Scrambler/Descrambler  Bypass NRZI Encoder/Decoder  Reserved Baseline Wander Correction Disable  FEF Enable | Reserved RO Transmit Disable R/W  Reserved RO Reserved R/W  Bypass Scrambler/Descrambler R/W  Bypass NRZI Encoder/Decoder R/W  Reserved RO  Baseline Wander Correction Disable  FEF Enable R/W | Reserved RO Write as 10b, Ignore when read.  R/W 1 = Transmitter is disabled in PHY. 0 = Normal operation.  Reserved RO Ignore when read.  Reserved R/W Write as 0, ignore when read.  Rypass Scrambler/Descrambler R/W 1 = Scrambler and descrambler are disabled. 0 = Scrambler and descrambler are enabled.  Rypass NRZI Encoder/Decoder R/W 1 = NRZI encoder and decoder are disabled. 0 = NRZI encoder and decoder are enabled.  Reserved RO Ignore when read.  Reserved RO Ignore when read.  RAM 1 = BASEline wander correction is disabled.  RYW 1 = BASEline wander correction is enabled.  RYW 1 = Far-end fault is enabled.  RYW 1 = Far-end fault is disabled. |

#### **Transmit Disable**

The transmitter can be disabled by writing 1 to bit 13 of MII register 10h. In TX mode, the output is forced to the MLT-3 zero state. In FX mode, the output is forced to the -1, or off state.

## Bypass Scrambler Descrambler

The stream cipher function may be disabled by writing 1 to bit 9 of MII register 10h. The stream cipher function can be re-enabled by writing 0 to this bit.

## Bypass MLT3 Encoder/Decoder

The MLT3 encoder and decoder can be bypassed by writing 1 to bit 8 of MII register 10h. NRZ data is transmitted and received on the cable. The MLT3 encoder can be re-enabled by writing 0 to this bit.

#### **Baseline Wander Correction Disable**

The baseline wander correction circuit can be disabled by writing 1 to bit 6 of MII register 10h. The BCM5338M is correct for baseline wander on the receive data signal when this bit is cleared.

#### **Reserved Bits**

The Reserved bits of the 100BASE-X Auxiliary Control register must be written as 0 at all times. Ignore the BCM5338M outputs when these bits are read.

## **100BASE-X Auxiliary Status Register**

Table 115: 100BASE-X Auxiliary Status Register (Pages 10h-18h, Address/34d-35d, 22h-23h)

| Bit   | Name                          | R/W  | Description                                          | Default |
|-------|-------------------------------|------|------------------------------------------------------|---------|
| 15:10 | Reserved                      | RO   | Ignore when read.                                    | 0       |
| 9     | Locked                        | RO   | 1 = Descrambler locked.                              | 0       |
|       |                               |      | 0 = Descrambler unlocked.                            |         |
| 8     | Current 100BASE-X Link Status | RO   | 1 = Link pass.                                       | 0       |
|       |                               |      | 0 = Link fail.                                       |         |
| 7     | Far-end Fault                 | RO   | 1 = Far-end fault detected.                          | 0       |
|       |                               |      | 0 = No far-end fault detected.                       |         |
| 6     | Reserved                      | RO   | Ignore when read.                                    | 0       |
| 5     | False Carrier Detected        | RO   | 1 = False carrier detected since last read.          | 0       |
|       |                               | LH   | 0 No false carrier since last read.                  |         |
| 4     | Bad ESD Detected              | RO   | 1 ESD error detected since last read.                | 0       |
|       |                               | LH,  | 0 = No ESD error since last read.                    |         |
| 3     | Receive Error Detected        | RO   | 1 = Receive error detected since last read.          | 0       |
|       |                               | (TH) | 0 = No receive error since last read.                |         |
| 2     | Transmit Error Detected       | RO   | 1 = Transmit error code received since last read.    | 0       |
|       |                               | LH   | 0 = No transmit error code received since last read. |         |
| 1     | Lock Error Detected           | RO   | 1 = Lock error detected since last read.             | 0       |
|       |                               | LH   | 0 = No lock error since last read.                   |         |
| 0     | MLT3 Code Error Detected      | RO   | 1 = MLT3 code error detected since last read.        | 0       |
|       | $\mathbb{A}$                  | LH   | 0 = No MLT3 code error since last read.              |         |

**Note:** R/W = Read/Write, RO = Read Only, SC = Self-Clear, LL = Latched Low, LH = Latched High. LL and LH clear after read operation.

### Locked

The PHY returns 1 in bit 9 when the descrambler is locked to the incoming data stream. Otherwise, it returns 0.

#### **Current 100BASE-X Link Status**

The PHY returns 1 in bit 8 when the 100BASE-X link status is good. Otherwise, it returns 0.

#### **Far-End Fault**

The PHY returns 1 while its link partner is signalling 100BASE-X far-end fault condition. Otherwise, it returns 0.

#### **False Carrier Detected**

The PHY returns 1 in bit 5 of the extended status register if a false carrier has been detected since the last time this register was read. Otherwise, it returns 0.

#### **Bad ESD Detected**

The PHY returns 1 in bit 4 if an end of stream delimiter error has been detected since the last time this register was read. Otherwise, it returns 0.

#### **Receive Error Detected**

The PHY returns 1 in bit 3 if a packet was received with an invalid code since the last time this register was read. Otherwise, it returns 0.

#### **Transmit Error Detected**

The PHY returns 1 in bit 2 if a packet was received with a transmit error code since the last time this register was read. Otherwise, it returns 0.

#### **Lock Error Detected**

The PHY returns 1 in bit 1 if the descramble has lost lock since the last time this register was read. Otherwise, it returns 0.

#### **MLT3 Code Error Detected**

The PHY returns 1 in bit 0 if an MLT3 coding error has been detected in the receive data stream since the last time this register was read. Otherwise, it returns 0.

#### **100BASE-X Receive Error Counter**

Table 116: 100BASE-X Receive Error Counter (Pages 10h-18h, Address 36d-37d, 24h-25h)

| Bit  | Name                  | R/W | Description                                                          | Default |
|------|-----------------------|-----|----------------------------------------------------------------------|---------|
| 15:8 | Reserved              | RO  | Write as 0, Ignore when read.                                        | 0       |
| 7:0  | Receive Error Counter | R/W | Number of non-collision packets with receive errors since last read. | 0       |

This counter increments each time the BCM5338M receives a non-collision packet containing at least one receive error. The counter automatically clears itself when read. When the counter reaches its maximum value, FFh, it stops counting receive errors until cleared.

### **100BASE-X False Carrier Sense Counter**

Table 117: 100BASE-X False Carrier Sense Counter (Pages 10h–18h, Address 38d–39d, 26h–27h)

| Bit  | Name                        | R/W   | Description                                           | Default |
|------|-----------------------------|-------|-------------------------------------------------------|---------|
| 15:8 | Reserved                    | RO    | Write as 0, Ignore when read.                         | 0       |
| 7:0  | False Carrier Sense Counter | · R/W | Number of false carrier sense events since last read. | 0       |

This counter increments each time the BCM5338M detects a false carrier on the receive input. The counter automatically clears itself when read. When the counter reaches its maximum value, FFh, it stops counting false carrier sense errors until cleared.

## **Auxiliary Control/Status Register**

Table 118: Auxiliary Control/Status Register (Pages 10h–18h, Address 48d–49d, 30h–31h)

| Bit  | Name           | R/W   | Description                                                                     | Default |
|------|----------------|-------|---------------------------------------------------------------------------------|---------|
| 15   | Jabber Disable | R/W   | 1= Jabber function disabled in PHY.                                             | 0       |
|      |                | v     | 0 = Jabber function enabled in PHY.                                             |         |
| 14   | Link Disable   | ⇒ R/W | 1= Link integrity test disabled in PHY.                                         | 0       |
|      |                |       | 0 = Link integrity test enabled in PHY.                                         |         |
| 13:8 | Reserved       | RO    | Ignore when read.                                                               | 000000  |
| 7:6  | HSQ : LSQ      | R/W   | These two bits define the squelch mode of the 10BASE-T carrier sense mechanism: | 00      |
|      |                |       | 00 = Normal squelch.                                                            |         |
|      |                |       | 01 = Low squelch.                                                               |         |
|      |                |       | 10 = High squelch.                                                              |         |
|      |                |       | 11 = Not allowed.                                                               |         |
| 5:2  | Reserved       | RO    | Ignore when read.                                                               | 1111b   |
|      | <b>*</b>       |       |                                                                                 |         |

Table 118: Auxiliary Control/Status Register (Pages 10h-18h, Address 48d-49d, 30h-31h) (Cont.)

| Bit | Name                   | R/W | Description                 | Default |
|-----|------------------------|-----|-----------------------------|---------|
| 1   | Speed Indication       | RO  | 1 = 100BASE-X               | 0       |
|     |                        |     | 0 = 10BASE-T                |         |
| 0   | Full-Duplex Indication | RO  | 1 = Full-duplex active.     | 0       |
|     |                        |     | 0 = Full-duplex not active. |         |

#### **Jabber Disable**

10BASE-T operation only. Bit 15 of the Auxiliary Control register allows the user to disable the Jabber Detect function, defined in the IEEE standard. This function shuts off the transmitter when a transmission request has exceeded a maximum time limit. By writing 1 to bit 15 of the Auxiliary Control register, the Jabber Detect function is disabled. Writing 0 to this bit or resetting the chip restores normal operation. Reading this bit returns the value of Jabber Detect Disable.

#### **Link Disable**

Write 1 to bit 14 of the Auxiliary Control register to disable the Link Integrity state machines and place the port into forced Link Pass status. Writing 0 to this bit or resetting the chip restores the Link Integrity functions. Reading this bit returns the value of Link Integrity Disable.

#### **Test Mode**

Active-high test mode control bit. Must be written with 0 for normal operation.

## **HSQ** and LSQ

Extend or decrease the squelch levels for detection of incoming 10BASE-T data packets. The default squelch levels implemented are those defined in the IEEE standard. The high- and low-squelch levels are useful for situations where the IEEE-prescribed levels are inadequate. The squelch levels are used by the CRS/LINK block to filter out noise and recognize only valid packet preambles and link integrity pulses. Extending the squelch levels allows the BCM5338M to operate properly over longer cable lengths. Decreasing the squelch levels may be useful in situations where there is a high level of noise present on the cables. Reading these two bits returns the value of the squelch levels.

## **Speed Indication**

Bit 1 of the Auxiliary Control register is a read-only bit that shows the true current operation speed of this port of the BCM5338M. A 1/bit indicates 100BASE-X operation, while 0 indicates 10BASE-T.



**Note:** While the auto-negotiation exchange is performed, the BCM5338M is always operating at 10BASET speed.

#### **Full-Duplex Indication**

Bit 0 of the Auxiliary Control register is a read-only bit that returns 1 when the BCM5338M is in full duplex mode. In all other modes, it returns 0.

## **Auxiliary Status Summary Register**

Table 119: Auxiliary Status Summary Register (Pages 10h–18h, Address 50d–51d, 32h–33h)

| Bit  | Name                                      | R/W      | Description                                                                                                                                                         | Default |
|------|-------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | Auto-Negotiation Complete                 | RO       | 1 = Auto-negotiation process completed.                                                                                                                             | 0       |
| 14   | Auto-Negotiation Complete<br>Acknowledge  | RO<br>LH | 1 = Auto-negotiation completed acknowledge state.                                                                                                                   | 0       |
| 13   | Auto-Negotiation Acknowledge<br>Detected  | RO<br>LH | 1 = Auto-negotiation acknowledge detected.                                                                                                                          | 0       |
| 12   | Auto-Negotiation Ability Detect           | RO<br>LH | 1 = Auto-negotiation for link partner ability.                                                                                                                      | 0       |
| 11   | Auto-Negotiation Pause                    | RO       | BCM5338M & link partner Pause Operation bit set.                                                                                                                    | 0       |
| 10:8 | Auto-Negotiation HCD                      | RO       | 000 = No highest common denominator. 001 = 10BASE-T. 010 = 10BASE-T Full-duplex. 011 = 100BASE-TX. 100 = 100BASE-T4. 101 = 100BASE-TX full-duplex. 11x = Undefined. | 000     |
| 7    | Auto-Negotiation Parallel Detection Fault | RÔ/      | 1 = Parallel detection fault.                                                                                                                                       | 0       |
| 6    | Link Partner Remote Fault                 | RO       | 1 = Link partner remote fault.                                                                                                                                      | 0       |
| 5    | Link Partner Page Received                | RO<br>LH | 1 = New page has been received.                                                                                                                                     | 0       |
| 4    | Link Partner Auto-negotiation Able        | RO       | 1 = Link Partner is auto-negotiation capable.                                                                                                                       | 0       |
| 3    | Speed Indicator                           | RO       | 1 = 100 Mbps.<br>0 = 10 Mbps.                                                                                                                                       | 0       |
| 2    | Link Status                               | RO<br>LL | 1 = Link is up (link pass state).                                                                                                                                   | 0       |
| 1    | Auto-Negotiation Enabled                  | RO       | 1 = Auto-negotiation enabled.                                                                                                                                       | 1       |
| 0    | Jabber Detect                             | RO<br>LH | 1 = Jabber condition detected.                                                                                                                                      | 0       |

**Note:** R/W = Read/Write, RO = Read Only, SC = Self-Clear, LL = Latched Low, LH = Latched High. LL and LH clear after read operation.

The Auxiliary Status Summary register contains copies of redundant status bits found elsewhere within the MII register space. Descriptions for each of these individual bits can be found associated with their primary register descriptions.

## **Auxiliary Mode 2 Register**

Table 120: Auxiliary Mode 2 (Pages 10h-18h, Address 54d-55d, 36h-37h)

| Bit  | Name          | R/W | Description                                    | Default |
|------|---------------|-----|------------------------------------------------|---------|
| 15:0 | Reserved Bits | RO  | These are Broadcom reserved bits. Do not write | )       |

## 10BASE-T Auxiliary Error and General Status Register

Table 121: 10BASE-T Auxiliary Error & General Status Register (Pages 10h–18h, Address 56d–57d, 38h–39h)

| Bit   | Name                   | R/W  | Description                                                     | Default               |
|-------|------------------------|------|-----------------------------------------------------------------|-----------------------|
| 15:14 | Reserved               | RO   | Ignore when read.                                               | 0                     |
| 13    | MDIX Status            | RO   | 0 = MDI is in use.<br>1 = MDIX is in use                        | 0                     |
| 12    | MDIX Manual Swap       | R/W  | 0 = MDI or MDIX 16 MDIX is not disabled.<br>1 = Force MDIX      | 0                     |
| 11    | HP Auto-MDIX disable   | R/W  | 0 = HP Auto MDIX enabled.<br>1 = HP Auto MDIX disabled.         | MDIX_DIS<br>strap pin |
| 10    | Manchester Code Error  | RO   | 1 = Manchester code error (10BASE-T).                           | 0                     |
| 9     | EOF Error              | RO   | 1 = EOF detection error (10BASE-T).                             | 0                     |
| 8     | Polarity Inversion     | RO ( | 1 = Channel polarity inverted.<br>0 = Channel polarity correct. | 0                     |
| 7:5   | Revision               | RO   | Revision number.                                                | xxx                   |
| 4:2   | Reserved               | RO   | Ignore when read.                                               | 011b                  |
| 1     | Speed Indication       | ŘO   | 1 = 100BASE-X.<br>0 = 10BASE-T.                                 | 0                     |
| 0     | Full-duplex Indication | RO   | 1 = Full-duplex active.<br>0 = Full-duplex not active.          | 0                     |

All error bits in the Auxiliary Error Status register are read-only and are latched high. When certain types of errors occur in the BCM5338M, 1 or more corresponding error bits become 1. They remain so until the register is read, or until a chip reset occurs. All such errors necessarily result in data errors and are indicated by a high value on the RXER output pin at the time the error occurs.

## **Manchester Code Error**

Indicates that a Manchester code violation was received. This bit is only valid during 10BASE-T operation.

#### **EOF Error**

Indicates that the EOF (end of frame) sequence was improperly received or not received at all. This error bit is only valid during 10BASE-T operation.

#### **Polarity**

Reflects the Polarity status of the receive channel pair. The BCM5338M is capable of automatically inverting the polarity of the receive channel. No data errors are reported to indicate that the automatic polarity inversion is occurring. Instead, this bit returns 1 whenever the polarity of the receive channel is inverted.

#### **Revision**

Read-only bits that return the chip revision number. For the A1 revision, these bits read 001.

### **Speed Indication**

A read-only bit that shows the true current operation speed of the BCM5338M. A 1 bit indicates 100BASE-X operation, while 0 indicates 10BASE-T.



**Note:** While the auto-negotiation exchange is performed, the BCM5338M is always operating at 10BASE-T speed.

## **Full-Duplex Indication**

A read-only bit that returns 1 when the BCM5338M full-duplex mode. In all other modes, it returns 0.

## Auxiliary Multiple PHY Register

Table 122: Auxiliary Multiple RAY Register (Pages 10h–18h, Address 60d–61d, 3Ch–3Dh)

| Bit  | Name                      | R/W  | Description                                              | Default |
|------|---------------------------|------|----------------------------------------------------------|---------|
| 15   | HCD_TX_FDX                | ⇒RO  | 1 = Auto-negotiation result is 100BASE-TX full-duplex.   | 0       |
| 14   | HCD_T4                    | RO   | 1 = Auto-negotiation result is 100BASE-T4.               | 0       |
| 13   | HCD_TX                    | RO   | 1 = Auto-negotiation result is 100BASE-TX.               | 0       |
| 12   | HCD_10BASE-T_FDX          | RO   | 1 = Auto-negotiation result is 10BASE-T full-<br>duplex. | 0       |
| 11   | HCD_10BASE-T              | RO   | 1 = Auto-negotiation result is 10BASE-T.                 | 0       |
| 10:9 | Reserved                  | RO   | Ignore when read.                                        | 0       |
| 8    | Restart Auto-negotiation  | R/W  | 1 = Restart auto-negotiation process.                    | 0       |
|      |                           | (SC) | 0 = (No effect).                                         |         |
| 7    | Auto-negotiation Complete | e RO | 1 = Auto-negotiation process complete.                   | 0       |
|      |                           |      | 0 = Auto-negotiation process not complete.               |         |

Table 122: Auxiliary Multiple PHY Register (Pages 10h-18h, Address 60d-61d, 3Ch-3Dh) (Cont.)

| Bit | Name                 | R/W | Description                                  | Default |
|-----|----------------------|-----|----------------------------------------------|---------|
| 6   | Acknowledge Complete | RO  | 1 = Auto-negotiation acknowledge complete.   | 0       |
| 5   | Acknowledge Detected | RO  | 1 = Auto-negotiation acknowledge detected.   | 0       |
| 4   | Ability Detect       | RO  | 1 = Auto-negotiation waiting for LP ability. | 0       |
| 3   | Super Isolate        | R/W | 1 = Super isolate mode.                      | 0       |
|     |                      |     | 0 = Normal operation.                        |         |
| 3:0 | Reserved             | RO  | Ignore when read.                            | 0       |

#### **HCD Bits**

Bits 15:11 of the Auxiliary Multiple PHY register are 5 read-only bits that report the Highest Common Denominator (HCD) result of the auto-negotiation process. Immediately upon entering the Link Pass state after each reset or Restart auto-negotiation, only 1 of these 5 bits is 1. The Link Pass state is identified by 1 in bit 6 or 7 of this register. The HCD bits are reset to 0 every time auto-negotiation between the BCM5338M is reset.



**Note:** For their intended application, these bits uniquely identify the HCD only after the first Link Pass after reset or restart of auto-negotiation. On later Link Fault and subsequent renegotiations, if the ability of the Link Partner is different, more than 1 of the above bits may be active.

### **Restart Auto-Negotiation**

A self-clearing bit that allows the auto-negotiation process to be restarted, regardless of the current status of the state machine. For this bit to work, auto-negotiation must be enabled. Writing 1 to this bit restarts auto-negotiation. Because the bit is self-clearing, it always returns 0 when read. The operation of this bit is identical to bit 9 of the Control register.

## **Auto-Negotiation Complete**

This read-only bit returns 1 after the auto-negotiation process has been completed. It remains 1 until the auto-negotiation process is restarted, a Link Fault occurs, or the chip is reset. If auto-negotiation is disabled or the process is still in progress, the bit returns 0.

## Acknowledge Complete

This read-only bit returns 1 after the Acknowledgment exchange portion of the auto-negotiation process has been completed and the Arbitrator state machine has exited the Complete Acknowledge state. It remains this value until the auto-negotiation process is restarted, a Link Fault occurs, auto-negotiation is disabled, or the BCM5338M is reset.

#### **Acknowledge Detected**

This read-only bit is set to 1 when the Arbitrator state machine exits the acknowledged-detect state. It remains high until the auto-negotiation process is restarted, or the BCM5338M is reset.

### **Ability Detect**

This read-only bit returns 1 when the auto-negotiation state machine is in the Ability Detect state. It enters this state a specified time period after the auto-negotiation process begins and exits after the first FLP burst or link pulses are detected from the Link Partner. This bit returns 0 any time the auto-negotiation state machine is not in the ability-detect state.

## **Broadcom Test Register**

Table 123: Broadcom Test (Pages 10h–18h, Address 62d–63d, 3E–3Fh

| Bit  | Name          | R/W | Description                                                              | Default |
|------|---------------|-----|--------------------------------------------------------------------------|---------|
| 15:0 | Reserved Bits | RO  | The Broadcom test register bits are reserved an should never be written. | nd –    |

## **Port MIB Registers**

Table 124: Port MIB Registers (Pages 20h–28h)

| Address | Bits      | Description          |
|---------|-----------|----------------------|
| 00h–07h | 64        | TxOctets             |
| 08h–0Bh | 32        | TxDropPkts           |
| 0Ch-0Fh | 32        | TxQoSPkts            |
| 10h-13h | 32        | TxBroadcastPkts      |
| 14h-17h | 32        | TxMulticastPkts      |
| 18h-1Bh | 32        | TxUnicastPkts        |
| 1Ch-1Fh | <u>32</u> | TxCollisions         |
| 20h-23h | 32        | TxSingleCollision    |
| 24h-27h | 32        | TxMultiple Collision |
| 28h-2Bh | 32        | TxDeferredTransmit   |
| 2Ch-2Fh | 32        | TxLateCollision      |
| 30h-33h | ⇒ 32      | TxExcessiveCollision |
| 34h-37h | 32        | TxFrameInDisc?       |
| 38h–3Bh | 32        | TxPausePkts          |
| 3Ch-43h | 64        | TxQoSOctets          |
| 44h_4Bh | 64        | RxOctets             |

Table 124: Port MIB Registers (Pages 20h-28h) (Cont.)

| Address | Bits     | Description          |
|---------|----------|----------------------|
| 4Ch-4Fh | 32       | RxUndersizePkts      |
| 50h-53h | 32       | RxPausePkts          |
| 54h-57h | 32       | Pkts64Octets         |
| 58h-5Bh | 32       | Pkts65to127Octets    |
| 5Ch-5Fh | 32       | Pkts128to255Octets   |
| 60h-63h | 32       | Pkts256to511Octets   |
| 64h-67h | 32       | Pkts512to1023Octets  |
| 68h-6Bh | 32       | Pkts1024to1522Octets |
| 6Ch-6Fh | 32       | RxOversizePkts       |
| 70h–73h | 32       | RxJabbers            |
| 74h–77h | 32       | RxAlignmentErrors    |
| 78h–7Bh | 32       | RxFCSErrors          |
| 7Ch-83h | 64       | RxGoodOctets         |
| 84h-87h | 32       | RxDropPkts           |
| 88h-8Bh | 32       | RxtInicastPkts       |
| 8Ch-8Fh | 32       | RXMulticastPkts      |
| 90h-93h | 32       | RxBroadcastPkts      |
| 94h–97h | 32       | RxSAChanges          |
| 98h–9Bh | 32       | RxFragments          |
| 9Ch-9Fh | 32       | RxExcessSizeDisc     |
| A0h-A3h | 32       | RXSymbolError        |
| A4h-A7h | 32       | RxQoSPkts            |
| A8h-AFh | 64       | RxQoSOctets          |
| B0h-FEh | Reserved |                      |
| FFh     | 32       | Page register        |



# **QoS Registers**

Table 125: Page 30h QoS Registers

| Address | Bits     | Description                        |
|---------|----------|------------------------------------|
| 00h–01h | 16       | QoS Control register               |
| 02h     | 8        | QoS Queue Monitor Control register |
| 03h     | Reserved |                                    |
| 04h-05h | 16       | QoS 802.1p Enable register         |
| 06h-07h | 16       | QoS TOS/DiffServ Enable register   |
| 08h-12h | Reserved |                                    |
| 13h-14h | 16       | QoS Pause Enable register          |
| 15h-16h | 16       | Priority Threshold register        |
| 17-18h  | Reserved |                                    |
| 19h     | 8        | TOS/DiffServ Control register      |
| 1Ah-1Bh | 16       | D-type TOS threshold               |
| 1Ch-1Dh | 16       | Ttype TOS threshold                |
| 1Eh-1Fh | 16       | R-type TOS threshold               |
| 20h-21h | 16       | M-type TOS threshold               |
| 22h-2Fh | Reserved |                                    |
| 30h-37h | 64       | DiffServ DSCP Priority register 1  |
| 38h-3Fh | 64       | DiffServ DSCP Priority register 2  |
| 40h-FEh | 8        | Reserved                           |
| FFh     | 8        | Page register                      |

# **QoS Control Register**

Table 126: QoS Control Register (Page 30h: Address 00d-01d, 00h-01h)

| Bit | Name               | R/W | Description                                                                                                                                   | Default |
|-----|--------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | CPU Control Enable | R/W | 1 = Register values control the port-based priority settings. This includes:                                                                  | 0       |
|     |                    |     | <ul> <li>QOS_EN strap is overridden by QOS_Enable<br/>setting (bit 10 of this register).</li> </ul>                                           |         |
|     |                    |     | <ul> <li>High-priority ports are selected by this<br/>register (bits 8-0), not by the default strap<br/>settings.</li> </ul>                  |         |
|     |                    |     | <ul> <li>Flow control enable/disable is controlled on<br/>a per- port basis in the QoS Pause Enable<br/>register (offset 13h-14h).</li> </ul> |         |
|     |                    |     | 0 = Strap options control the port-based priority settings                                                                                    |         |

Table 126: QoS Control Register (Page 30h: Address 00d-01d, 00h-01h) (Cont.)

| Bit   | Name               | R/W | Description                                                                                                                                                                                                                                                     | Default |
|-------|--------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 14:12 | Reserved           | RO  | -                                                                                                                                                                                                                                                               | 0       |
| 11:10 | QOS_Enable         | R/W | Selects the number of priority queues:                                                                                                                                                                                                                          | 00      |
|       |                    |     | 11 = When CPU Control Enable (bit 15) is asserted, this bit enables four queues QoS functionality.                                                                                                                                                              |         |
|       |                    |     | 10 = When CPU Control Enable (bit 15) is asserted, this bit enables three queues QoS functionality.                                                                                                                                                             |         |
|       |                    |     | 01 = When CPU Control Enable (bit 15) is asserted, this bit enables two queues CoS functionality                                                                                                                                                                |         |
|       |                    |     | 0 0= When CPU Control Enable (bit 15) is asserted, 00 disables QoS functionality.                                                                                                                                                                               |         |
| 9:0   | Priority Port Mask | RO  | If any of these bits are set to then the corresponding port becomes the highest priority port which is decided by the value of QOS_enable bits[11:10]. This bit overwrites other settings and forces this port to highest queue.  Bits 0-7 = 10/100BASE-T ports | 0       |
|       |                    |     | Bit 8 = MII port                                                                                                                                                                                                                                                |         |
|       |                    |     | Bit 9 = SPI port                                                                                                                                                                                                                                                |         |

## **QoS Queue Monitor Control Register**

Table 127: QoS Queue Monitor Control Register (Page 30h: Address 02d, 02h)

| Bit | Name                    | R/W     | Description                                                  | Default |
|-----|-------------------------|---------|--------------------------------------------------------------|---------|
| 7:2 | Reserved                | RQ      | -                                                            | 0       |
| 1:0 | MIB priority queue selo | ect R/W | To select which priority queue is monitored by MIB counters. | 00      |
|     |                         |         | 00 = Lowest queue.                                           |         |
|     |                         | ·       | 01 = Second lowest queue.                                    |         |
|     |                         |         | 10 = Second highest queue.                                   |         |
|     |                         |         | 11 = Highest queue.                                          |         |

## **QoS 802.1P Enable Register**

Table 128: QoS 802.1P Enable Register (Page 30h: Address 04d-05d, 04h-05h)

| Bit   | Name      | R/W | Description                                                                                         | Default |
|-------|-----------|-----|-----------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved  | RO  | Reserved                                                                                            | 0       |
| 9:0   | QOS_1P_EN | R/W | 802.1p QoS enable bit for per port. Bits 0-7 = 10/100BASE-T ports Bit 8 = MII port Bit 9 = SPI port | 3FF     |

## **QoS TOS/DiffServ Enable Register**

Table 129: QoS TOS/DiffServ Enable Register (Page 30h: Address 06d ≥ 07d, 06h – 07h)

| Bit   | Name            | R/W | Description                               | Default |
|-------|-----------------|-----|-------------------------------------------|---------|
| 15:10 | Reserved        | RO  | Reserved                                  | 0       |
| 9:0   | QOS_TOS_DIFF_EN | R/W | TOS/DiffServ QoS enable bit for per port. | 000     |
|       |                 |     | Bits 0-7 = 10/100BASE-T ports             |         |
|       |                 |     | Bit 8 = MII port                          |         |
|       |                 |     | Bit 9 = SPI port                          |         |

## **QoS Pause Enable Register**

Table 130: QoS Pause Enable Register Page 30h: Address 19d-20d, 13h-14h)

| Bit | Name                    | R/W | Description                                                                                                                                 | Default |
|-----|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 8   | MII Port                | R/W | When software control of QoS is enabled by asserting the QOS_EN bit (bit 10) of the QoS Control register:                                   | 0       |
|     |                         |     | 0 = Half-duplex back pressure and full-duplex<br>flow control are disabled. Only dropping of<br>frames is supported on the given port.      |         |
|     |                         |     | 1 = Individual port supports half-duplex back pressure and full-duplex flow control when QOS_EN bit of the QoS Control register is enabled. |         |
| 7   | Port 7 QoS Pause Enable | R/W | -                                                                                                                                           | 0       |
| 6   | Port 6 QoS Pause Enable | R/W | _                                                                                                                                           | 0       |
| 5   | Port 5 QoS Pause Enable | R/W | _                                                                                                                                           | 0       |
| 4   | Port 4 QoS Pause Enable | R/W | _                                                                                                                                           | 0       |
| 3   | Rort 3 QoS Pause Enable | R/W | _                                                                                                                                           | 0       |
| 2   | Port 2 QoS Pause Enable | R/W | _                                                                                                                                           | 0       |

Table 130: QoS Pause Enable Register (Page 30h: Address 19d-20d, 13h-14h) (Cont.)

| Bit     | Name                                                                                       | R/W | Description | Default |  |  |  |
|---------|--------------------------------------------------------------------------------------------|-----|-------------|---------|--|--|--|
| 1       | Port 1 QoS Pause Enable                                                                    | R/W | _           | 0       |  |  |  |
| 0       | Port 0 QoS Pause Enable                                                                    | R/W | -           | 0       |  |  |  |
| Note: B | Note: Broadcom recommends that flow control be disabled when QoS functionality is enabled. |     |             |         |  |  |  |

## **Priority Threshold Register**

Table 131: Priority Threshold Register (Page 30h: Address 21d-22d, 15h-16h)

| Bit   | Name                    | R/W   | Tag Priority Queue A | ssignment Default |
|-------|-------------------------|-------|----------------------|-------------------|
| 15:14 | 802.1p Priority Tag 111 | R/W   | 111                  | 7 11              |
| 13:12 | 802.1p Priority Tag 110 | R/W   | 110                  | 11                |
| 11:10 | 802.1p Priority Tag 101 | R/W   | 101                  | 10                |
| 9:8   | 802.1p Priority Tag 100 | R/W   | 100                  | 10                |
| 7:6   | 802.1p Priority Tag 011 | R/W   | 011                  | 01                |
| 5:4   | 802.1p Priority Tag 010 | R/W   | 010                  | 01                |
| 3:2   | 802.1p Priority Tag 001 | R/W   | 001                  | 00                |
| 1:0   | 802.1p Priority Tag 000 | R/W < | 000                  | 00                |

## **TOS/DiffServ Control Register**

| Bit | Name                | R/W | Description                | Default |
|-----|---------------------|-----|----------------------------|---------|
| 7:1 | RESERVED            | RØ  | > _                        | 0       |
| 0   | TOS/DiffServ Select | R/W | 1 = TOS                    | 0       |
|     |                     |     | 0 = DiffServ/traffic class |         |

D-Type TOS Priority Register

Table 133: D Type TOS Priority Register (Page 30h: Address 26d-27d, 1Ah-1Bh)

| 15:14 D-Type TOS precedence 111 R/W To assign priority queue of precedence 111 0 13:12 D-Type TOS precedence 110 R/W To assign priority queue of precedence 110 0 11:10 D Type TOS precedence 101 R/W To assign priority queue of precedence 101 0 9:8 D Type TOS precedence 100 R/W To assign priority queue of precedence 100 0 | fault |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 11:10 Daype TOS precedence 101 R/W To assign priority queue of precedence 101 0                                                                                                                                                                                                                                                   |       |
|                                                                                                                                                                                                                                                                                                                                   |       |
| 9:8 Type TOS precedence 100 R/W To assign priority queue of precedence 100 0                                                                                                                                                                                                                                                      |       |
|                                                                                                                                                                                                                                                                                                                                   |       |
| 7:6 D-Type TOS precedence 011 R/W To assign priority queue of precedence 011 0                                                                                                                                                                                                                                                    |       |
| 5:4 D-Type TOS precedence 010 R/W To assign priority queue of precedence 010 0                                                                                                                                                                                                                                                    |       |

Table 133: D-Type TOS Priority Register (Page 30h: Address 26d-27d, 1Ah-1Bh) (Cont.)

| Bit | Name R/W                      | Description                                | Default |
|-----|-------------------------------|--------------------------------------------|---------|
| 3:2 | D-Type TOS precedence 001 R/W | To assign priority queue of precedence 001 | 0       |
| 1:0 | D-Type TOS precedence 000 R/W | To assign priority queue of precedence 000 | 0       |

## **T-Type TOS Priority Register**

Table 134: T-Type TOS Priority Register (Page 30h: Address 28d-29d, 1Ch-1Dh)

| Bit   | Name R/W                      | Description                                | Default |
|-------|-------------------------------|--------------------------------------------|---------|
| 15:14 | T-Type TOS precedence 111 R/W | To assign priority queue of precedence 111 | 0       |
| 13:12 | T-Type TOS precedence 110 R/W | To assign priority queue of precedence 110 | 0       |
| 11:10 | T-Type TOS precedence 101 R/W | To assign priority queue of precedence 101 | 0       |
| 9:8   | T-Type TOS precedence 100 R/W | To assign priority queue of precedence 100 | 0       |
| 7:6   | T-Type TOS precedence 011 R/W | To assign priority queue of precedence 011 | 0       |
| 5:4   | T-Type TOS precedence 010 R/W | To assign priority queue of precedence 010 | 0       |
| 3:2   | T-Type TOS precedence 001 R/W | To assign priority queue of precedence 001 | 0       |
| 1:0   | T-Type TOS precedence 000 R/W | To assign priority queue of precedence 000 | 0       |

## **R-Type TOS Priority Register**

Table 135: R-Type TOS Priority Register (Page 30h: Address 30d-31d, 1Eh-1Fh)

| 15:14 R-Type TOS precedence 111 R/W To assign priority queue of precedence 111  13:12 R-Type TOS precedence 110 R/W To assign priority queue of precedence 110  11:10 R-Type TOS precedence 101 R/W To assign priority queue of precedence 101  9:8 R-Type TOS precedence 100 R/W To assign priority queue of precedence 100  7:6 R-Type TOS precedence 112 R/W To assign priority queue of precedence 011  5:4 R-Type TOS precedence 010 R/W To assign priority queue of precedence 010  3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001 |        | Name                      | R/W | Description                                | Default |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------|-----|--------------------------------------------|---------|
| 13:12 R-Type TOS precedence 110 R/W To assign priority queue of precedence 110 11:10 R-Type TOS precedence 101 R/W To assign priority queue of precedence 101 9:8 R-Type TOS precedence 100 R/W To assign priority queue of precedence 100 7:6 R-Type TOS precedence 112 R/W To assign priority queue of precedence 011 5:4 R-Type TOS precedence 010 R/W To assign priority queue of precedence 010 3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001                                                                                      | <br>_4 | R-Type TOS precedence 111 |     | ·                                          | 0       |
| 9:8 R-Type TOS precedence 100 R/W To assign priority queue of precedence 100 7:6 R-Type TOS precedence 011 R/W To assign priority queue of precedence 011 5:4 R-Type TOS precedence 010 R/W To assign priority queue of precedence 010 3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001                                                                                                                                                                                                                                                    |        |                           | -   | ¥                                          | 0       |
| 7:6 R-Type TOS precedence 011 R/W To assign priority queue of precedence 011 5:4 R-Type TOS precedence 010 R/W To assign priority queue of precedence 010 3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001                                                                                                                                                                                                                                                                                                                                 | .0     | R-Type TOS precedence 101 | R/W | To assign priority queue of precedence 101 | 0       |
| 5:4 R-Type TOS precedence 010 R/W To assign priority queue of precedence 010 3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001                                                                                                                                                                                                                                                                                                                                                                                                              |        | R-Type TOS precedence 100 | R/W | To assign priority queue of precedence 100 | 0       |
| 3:2 R-Type TOS precedence 001 R/W To assign priority queue of precedence 001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | R-Type TOS precedence 011 | R/W | To assign priority queue of precedence 011 | 0       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | R-Type TOS precedence 010 | R/W | To assign priority queue of precedence 010 | 0       |
| 1:0 R-Type TOS precedence 000 R/W To assign priority queue of precedence 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | R-Type TOS precedence 001 | R/W | To assign priority queue of precedence 001 | 0       |
| 1.0 If type 103 precedence 000 ty W 10 assign priority queue of precedence 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | R-Type TOS precedence 000 | R/W | To assign priority queue of precedence 000 | 0       |

## M-Type TOS Priority Register

Table 136: M-Type TOS Priority Register (Page 30h: Address 32d-33d, 20h-21h)

| Bit   | Name                      | R/W | Description                                | Default |
|-------|---------------------------|-----|--------------------------------------------|---------|
| 15:14 | M-Type TOS precedence 111 | R/W | To assign priority queue of precedence 111 | 0       |
| 13:12 | M-Type TOS precedence 110 | R/W | To assign priority queue of precedence 110 | 0       |

Table 136: M-Type TOS Priority Register (Page 30h: Address 32d-33d, 20h-21h) (Cont.)

| Bit   | Name                      | R/W | Description                                | Default |
|-------|---------------------------|-----|--------------------------------------------|---------|
| 11:10 | M-Type TOS precedence 101 | R/W | To assign priority queue of precedence 101 | 0       |
| 9:8   | M-Type TOS precedence 100 | R/W | To assign priority queue of precedence 100 | 0       |
| 7:6   | M-Type TOS precedence 011 | R/W | To assign priority queue of precedence 011 | 0       |
| 5:4   | M-Type TOS precedence 010 | R/W | To assign priority queue of precedence 010 | 0       |
| 3:2   | M-Type TOS precedence 001 | R/W | To assign priority queue of precedence 001 | 0       |
| 1:0   | M-Type TOS precedence 000 | R/W | To assign priority queue of precedence 000 | 0       |

## **DiffServ DSCP Priority Register**

Reg 30h to reg 3Fh are used to assign priority to different Differentiated Service. To provide four priority queues and 64 different traffic classes, a 64x2 table is needed. Each entry represents one traffic class, and two bits in that entry represent the priority of that traffic.

Table 137 and Table 138 define four entries. The rest 60 traffic classes are the same format as this one, so they will not be repeated here.

Table 137: DiffServ DSCP Priority Register (Page 30h Address 48d-55d, 30h-37h)

| Bit   | Name                    | R/W   | Description                    | Default |
|-------|-------------------------|-------|--------------------------------|---------|
| 63:62 | Priority of DSCP=011111 | R/W   | See detailed description above | 0       |
|       |                         | R/W   | -                              |         |
| 7:6   | Priority of DSCP=000011 | R/W   | See\detailed description above | 0       |
| 5:4   | Priority of DSCP=000010 | R/W   | See detailed description above | 0       |
| 3:2   | Priority of DSCP=000001 | R/W < | See detailed description above | 0       |
| 1:0   | Priority of DSCP=000000 | R/W   | See detailed description above | 0       |
|       |                         |       | <del></del>                    |         |

Table 138: DiffServ DSCR Priority Register (Page 30h: Address 56d-63d, 38h-3Fh)

| Bit   | Name                    | R/W | Description                    | Default |
|-------|-------------------------|-----|--------------------------------|---------|
| 63:62 | Priority of DSCP=111111 | R/W | See detailed description above | 0       |
| 7:6   | Priority of DSCP=100011 | R/W | See detailed description above | 0       |
| 5:4   | Priority of DSCP=100010 | R/W | See detailed description above | 0       |
| 3:2   | Priority of DSCP=100001 | R/W | See detailed description above | 0       |
| 1:0   | Priority of DSCP=100000 | R/W | See detailed description above | 0       |

# **Port-Based VLAN Registers**

Table 139: Page 31h Port-Based VLAN Registers

| Address | Bits        | Description                 |
|---------|-------------|-----------------------------|
| 00h-01h | 10          | Chip 0 Port 0 VLAN register |
| 02h-03h | 10          | Chip 0 Port 1 VLAN register |
| 04h-05h | 10          | Chip 0 Port 2 VLAN register |
| 06h-07h | 10          | Chip 0 Port 3 VLAN register |
| 08h-09h | 10          | Chip 0 Port 4-VLAN register |
| 0Ah-0Bh | 10          | Chip 0 Port 5 VLAN register |
| 0Ch-0Dh | 10          | Chip 0 Port & VLAN register |
| 0Eh-0Fh | 10          | Chip Port 7 VLAN register   |
| 10h-11h | 10          | Chip o Port 8 VLAN register |
| 12h-13h | 10          | Chip 0 Port 9 VLAN register |
| 14-1F   | Reserved    |                             |
| 20h-21h | 10          | Chip 1 Port 0 VLAN register |
| 22h-23h | 10          | Chip 1 Port 1 VLAN register |
| 24h-25h | 10          | Chip 1 Port 2 VLAN register |
| 26h-27h | 10          | Chip 1 Port 3 VLAN Register |
| 28h-29h | 10          | Chip 1 Port 4 VLAN register |
| 2Ah–2Bh | 10          | Chip 1 Port 5 VLAN register |
| 2Ch-2Dh | 10          | Chip 1 Port 6 VLAN register |
| 2Eh-2Fh | 10          | Chip 1 Port 7 VLAN register |
| 30h-31h | 10          | Chip 1 Port 8 VLAN register |
| 32h-33h | 10          | Chip 1 Port 9 VLAN register |
| 34–3F   | Reserved    |                             |
| 40h-41h | 10          | Chip 2 Port 0 VLAN register |
| 42h-43h | 10          | Chip 2 Port 1 VLAN register |
| 44h-45h | <b>Q_10</b> | Chip 2 Port 2 VLAN register |
| 46h–47h | <u></u> 10  | Chip 2 Port 3 VLAN register |
| 48h–49h | 10          | Chip 2 Port 4 VLAN register |
| 4Ah–4Bh | 10          | Chip 2 Port 5 VLAN register |
| 4Ch-4Dh | 10          | Chip 2 Port 6 VLAN register |
| 4Eh–4Fh | 10          | Chip 2 Port 7 VLAN register |
| 50h-51h | 10          | Chip 2 Port 8 VLAN register |
| 52h-53h | 10          | Chip 2 Port 9 VLAN register |
| 54–5F   | Reserved    |                             |
| 60h-61h | 10          | Chip 3 Port 0 VLAN register |
|         |             |                             |



FF

**Address Bits** Description 62h-63h 10 Chip 3 Port 1 VLAN register 64h-65h 10 Chip 3 Port 2 VLAN register 66h-67h 10 Chip 3 Port 3 VLAN register 68h-69h 10 Chip 3 Port 4 VLAN register 6Ah-6Bh 10 Chip 3 Port 5 VLAN register 6Ch-6Dh 10 Chip 3 Port 6 VLAN register 6Eh-6Fh 10 Chip 3 Port 7 VLAN register 70h-71h 10 Chip 3 Port & VLAN register Chip 3 Port 9 VLAN register 72h-73h 10 74-FE Reserved

Table 139: Page 31h Port-Based VLAN Registers (Cont.)

## **Chip x Port y VLAN Registers**

8

Table 140 represents the range of chips using the wildcard x (0-3) and ports using the wildcard y (0-9) shown in Table 139 on page 178. Port 8 corresponds to the MII port and port 9 corresponds to the serial port.

Page register

Table 140: Chip x Port y VLAN Registers (Rage 31h, Address 00h-73h)

| Bit   | Name                      | R/W | Description                                                                                                          | Default |
|-------|---------------------------|-----|----------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved                  | RO  | - 1                                                                                                                  | 0       |
| 9     | Serial Port Egress Enable | R/W | 1/= Emables packets entering the switch at Chip x<br>Port y to egress on the Serial Port of the local<br>device.     | 1       |
|       | G                         |     | Ö = Blocks packets entering the switch at Chip x<br>Port y from egressing on the Serial Port of the<br>local device. |         |
| 8     | MII Port Egress Enable    | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on the MII Port of the local<br>device.        | 1       |
|       |                           |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on the MII Port of the local device.          |         |
| 7     | Port 7 Egress Enable      | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 7 of the local device.                 | 1       |
|       |                           |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 7 of the local device.                |         |
| 6     | Port 6 Egress Enable      | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 6 of the local device.                 | 1       |
|       |                           |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 6 of the local device.                |         |

Table 140: Chip x Port y VLAN Registers (Page 31h, Address 00h-73h) (Cont.)

| Bit | Name                 | R/W | Description                                                                                                 | Default |
|-----|----------------------|-----|-------------------------------------------------------------------------------------------------------------|---------|
| 5   | Port 5 Egress Enable | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 5 of the local device.        | 1       |
|     |                      |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 5 of the local device.       |         |
| 4   | Port 4 Egress Enable | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 4 of the local device.        | 1       |
|     |                      |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 4 of the local device.       |         |
| 3   | Port 3 Egress Enable | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 3 of the local device.        | 1       |
|     |                      |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 3 of the local device.       |         |
| 2   | Port 2 Egress Enable | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 2 of the local device.        | 1       |
|     |                      |     | 0 = Blocks packets entering the switch at Chip x Port y from egressing on Port 2 of the local device.       |         |
| 1   | Port 1 Egress Enable | R/W | 1 = Enables packets entering the switch at Chip x<br>Port y to egress on Port 1 of the local device.        | 1       |
|     |                      |     | 0 = Blocks packets entering the switch at Chip x<br>Port y from egressing on Port 1 of the local<br>device. |         |
| 0   | Port 0 Egress Enable | R/W | Y= Enables packets entering the switch at Chip x Port y to egress on Port 0 of the local device.            | 1       |
|     |                      |     | Port y from egressing on Port 0 of the local device.                                                        |         |



# MAC-Based Trunking Registers

Table 141: Page 32h MAC-Based Trunking Registers

| Addr    | Bits | Description                      |
|---------|------|----------------------------------|
| 00h     | 8    | Reserved                         |
| 01h     | 8    | MAC-Based Trunk Control register |
| 02h-8Fh | 8    | Reserved                         |
| 90h-91h | 16   | Trunk Group 0 register           |
| 92h-93h | 16   | Trunk Group 1 register           |
| 94h-95h | 16   | Trunk Group 2 register           |
| 96h-97h | 16   | Trunk Group 3 register           |
| FFh     | 8    | Page register                    |

# **MAC-Based Trunk Control Register**

Table 142: MAC-Based Trunk Control Register (Page 32h, Address 01d, 01h)

| Bit | Name          | R/W | Description                                                                                                                                                                        | Default |
|-----|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | RESV          | RO  | Reserved                                                                                                                                                                           | 0       |
| 5:4 | TRKG_CHIP_SEL | R/W | Specifies what chip the trunk resides:  00 = Chip 0  01 Chip 1  10 = Chip 2  (11 = Chip 3                                                                                          | 00      |
| 3   | EN_FE_TRKG    | R/W | 1 = Enable local 10/100 port (Port0-Port7) trunking. The BCM5338M supports four different trunking groups. Each trunking group can support up to 8 ports (Port[7:0]). 0 = Disable. | 0       |
| 2:0 | RSEV          | RO  | Reserved                                                                                                                                                                           | 0       |

## Trunk Group Register

Table 143: Trunk Group Register (Page 32h, Address 144-151d, 90-97h)

| Bit  | Name | R/W | Description | Default |
|------|------|-----|-------------|---------|
| 15:8 | BESV | RO  | Reserved    | 0       |

Table 143: Trunk Group Register (Page 32h, Address 144–151d, 90–97h) (Cont.)

| Bit | Name     | R/W | Description                                                                                                                                              | Default |
|-----|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:0 | TRNK_GRP | R/W | Per bit per trunk group vector:                                                                                                                          | 0       |
|     |          |     | A bit mask corresponding to the physical ports on the chip. For physical ports which belong to the same trunk, the corresponding bit should be set to 1. |         |

# **802.1Q VLAN Registers**

Table 144: Page 34h 802.1Q VLAN Registers

|         | Tuble 144. Fu | ige 3411 802.1Q VLAIV Registers                  |
|---------|---------------|--------------------------------------------------|
| Addr    | Bits          | Description                                      |
| 00h     | 8             | 802.1Q VLAN Control o register                   |
| 01h     | 8             | 802.1Q VLAN Control 1 register                   |
| 02h     | 8             | 802.1Q VLAN Control 2 register                   |
| 03h     | 8             | 802.1Q VLAN Control 3 register                   |
| 04h     | 8             | 802.10 VLAN Control 4 register                   |
| 05h     | 8             | 802.1Q VLAN Control 5 register                   |
| 08h-09h | 16            | 802,10 VLAN and Secure MAC Table Access register |
| 0Ah-0Bh | Reserved      |                                                  |
| 0Ch-0Dh | Reserved      |                                                  |
| 10h-11h | 16            | Default port 0's 802.1Q tag                      |
| 12h-13h | 16            | Default port 1's 802.1Q tag                      |
| 14h-15h | 16            | Default port 2's 802.1Q tag                      |
| 16h-17h | 16            | Default port 3's 802.1Q tag                      |
| 18h-19h | 16            | Default port 4's 802.1Q tag                      |
| 1Ah-1Bh | 16            | Default port 5's 802.1Q tag                      |
| 1Ch-1Dh | 16            | Default port 6's 802.1Q tag                      |
| 1Eh-1Fh | 16            | Default port 7's 802.1Q tag                      |
| 20h-21h | 16            | Default MII port's 802.1Q tag                    |
| 22h-23h | <b>16</b>     | Default SPI port's 802.1Q tag                    |
| 30h-33h | 32            | 802.1Q VLAN and Secure MAC Write register        |
| 34h-37h | 32            | 802.1Q VLAN and Secure MAC Read register         |
| 38h-3Bh | 32            | Priority Remap register                          |
| 3Ch-FEh | Reserved      |                                                  |
| FFh     | 8             | Page register                                    |
|         |               |                                                  |

#### 802.1Q VLAN Control 0 Register

Table 145: 802.1Q VLAN 0 Control Register (Page 34h, Address 0h)

| Bit | Name                 | R/W | Description                                                                  | Default |
|-----|----------------------|-----|------------------------------------------------------------------------------|---------|
| 7   | 802.1Q VLAN Enable   | R/W | 1 = Enable 802.1q VLAN function.                                             | 0       |
| 6:5 | VLAN Learning Mode   | R/W | 00 = SVL (Shared VLAN Learning Mode) (MAC used to hash ARL table)            | 11      |
|     |                      |     | 11 = IVL (Individual VLAN Learning Mode) (MA and VID used to hash ARL table) | С       |
|     |                      |     | 10 = Illegal                                                                 |         |
|     |                      |     | 01 = Illegal                                                                 |         |
| 4   | Reserved             | R/W | -                                                                            | 0       |
| 3:2 | 802.1Q Frame Control | R/W | 00 = No Change                                                               | 00      |
|     |                      |     | 01 = Change Priority (3 bits)                                                |         |
|     |                      |     | 10 = Change VID (12 bits)                                                    |         |
|     |                      |     | 11 = Change priority and VID (16 bits)                                       |         |
| 1:0 | Reserved             | RO  | _                                                                            | 10      |

## 802.1Q VLAN Control 1 Register

Table 146: 802.1Q VLAN Control 1 Register (Page 34h, Address 1h)

| Bit | Name                               | R/W | Description                                                                                                                                                         | Default |
|-----|------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved                           | RO  | Must be set to 0.                                                                                                                                                   | 0       |
| 6   | Enable IPMC Bypass Untag<br>Map    | R/W | When asserted, does not check the IPMC frame with Untag, Map (see "Untag Map and Fwd Map" on page 77).                                                              | 0       |
| 5   | Enable IPMC Bypass Fwd Map         | R/W | When asserted, does not check IPMC frame with Fwd Map see "Untag Map and Fwd Map" on page 77).                                                                      | 0       |
| 4   | Reserved                           | RQ  | Write as 0, ignore when read.                                                                                                                                       | 0       |
| 3   | Enable RSV Mcast Untag Map         | R/W | When asserted, reserved multicast frames are checked by Untag Map.                                                                                                  | 0       |
| 2   | Enable RSV Mcast Fwd Map           | R/W | When asserted, reserved multicast frames are checked by Fwd Map.                                                                                                    | 0       |
| 1   | Enable RSV Mcast V Tagging         | R/W | When asserted, reserved multicast frames are tagged according to VLAN rules.                                                                                        | 0       |
| 0   | Enable Special Entry VLAN<br>Check | R/W | When a multiport MAC address (page 04h, offset 10–15h and 20–25h) is detected, the BCM5338M always bypasses ARL checking. The register provides the forwarding map. | 0       |
|     |                                    |     | 1 = The two special entries (group0 and group1) address frames follow two VLAN rules (tagging, Untag Map).                                                          |         |
|     |                                    |     | 0 = Bypass all VLAN checking (tagging, Fwd Map, Untag Map).                                                                                                         |         |

#### 802.1Q VLAN Control 2 Register

Table 147: 802.1Q VLAN Control 2 Register (Page 34h, Address 2h)

| Bit | Name                               | R/W | Description                                                                                                                                                                                      | Defaul<br>t |
|-----|------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 7   | Enable Remap Priority Field        | R/W | When asserted, the pri_field (3 bits) in ingress frame (802.1Q frame or priority tagged frame) is remapped to a new value based on re_map_reg[23:0]. The CFI bit is preserved as original frame. | 0           |
|     |                                    |     | <b>Note:</b> SPI port and managed MII port do not support V_tagging. So they cannot support pri remap.                                                                                           |             |
| 6:4 | Reserved                           | RO  | Write as 0, ignore when read.                                                                                                                                                                    | 0           |
| 3   | en_MII_manage_bypass _Untag<br>Map | R/W | When set to 1, frames received by MII_manage port bypass Untag Map.                                                                                                                              | 0           |
| 2   | en_MII_manage_bypass _Fwd Map      | R/W | When set to 1, frames received by MII_manage port bypass Fwd Map checking                                                                                                                        |             |
|     |                                    |     | <b>Note:</b> Untagged frame received by MII_manage port are never tagged.                                                                                                                        |             |
| 1   | en_SPI_bypass_Untag Map            | R/W | When set to 1, frames received by SPI port bypass Untag Map.                                                                                                                                     | 0           |
| 0   | en_SPI_bypass_Fwd Map              | R/W | When set to 1, frames received by SPI port bypass Fwd Map checking.                                                                                                                              | 0           |
|     |                                    |     | <b>Note:</b> Untagged frame received by SPI port are never tagged.                                                                                                                               |             |

# 802.1Q VLAN Control 3 Register

Table 148: 802.1Q VLAN Control 3 Register (Page 34h, Address 3h)

| Bit | Name               | R/W Description                                         | Default |
|-----|--------------------|---------------------------------------------------------|---------|
| 7:0 | Enable Drop Non 1Q | R/W Ports 8–1, respectively.                            | 0       |
|     | Frame              | When enabled, any non-1Q frame is dropped by this port. |         |



#### 802.1Q VLAN Control 4 Register

Table 149: 802.1Q VLAN Control 4 Register (Page 34h, Address 4h)

| <b>5</b> ′′ | •                        | 5/14/ |                                                                                                 | Defaul |
|-------------|--------------------------|-------|-------------------------------------------------------------------------------------------------|--------|
| Bit         | Name                     | R/W   | Description                                                                                     | t      |
| 7:6         | ingress_VID_check        | R/W   | 00 = Forward ingress VID violation frame (VID is not in Fwd Map) but do not learn in ARL table. | 10     |
|             |                          |       | 01 = Drop frame if frame has VID violation.                                                     |        |
|             |                          |       | 10 = Do not check ingress VID violation.                                                        |        |
|             |                          |       | <b>Note:</b> This rule does not apply to the SPI and MII_management port                        |        |
| 5           | en_ manage_receive_GVRP  | R/W   | When set to 1, the management port the port with CPU) is the destination port of GVRP frame.    | 0      |
| 4           | en_ manage_receive_GMRP  | R/W   | When set to 1, the management port (the port with CPU) is the destination port of GMRP frame.   | 0      |
| 3           | Reserved                 | RO    | Write as 0, ignore when read                                                                    | 0      |
| 2:1         | Reserved                 | RO    | -                                                                                               | 0      |
| 0           | Enable Drop Non 1Q Frame | R/W   | For the MII_port.                                                                               | 0      |
|             |                          |       | <b>Note:</b> Only applies to MII as non-management port (no CPU on MII)                         |        |



#### **802.1Q VLAN Control 5 Register**

Table 150: 802.1Q VLAN Control 5 Register (Page 34h, Address 5h)

| Bit | Name                          | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                      | Default |
|-----|-------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved                      | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                | 0       |
| 6   | Presv_non_1q                  | R/W | When set to 1, non-1q incoming frames are not changed.                                                                                                                                                                                                                                                                                                                                                                           | 0       |
| 5   | Dis_egress_dir_bypass_trunk   | R/W | When set to 1, egress directed frames from management port do not bypass trunk checking logic (follow trunking results).                                                                                                                                                                                                                                                                                                         | 0       |
| 4   | Reserved                      | RO  | Write as 0, ignore when read.                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 3   | drop_Vtable_miss              | R/W | When set to 1, a frame with V_table miss is dropped  When set to 0, a frame with V_table miss is flooded                                                                                                                                                                                                                                                                                                                         | 0       |
| 2   | Reserved                      | RO  | Must be set to 0                                                                                                                                                                                                                                                                                                                                                                                                                 | 0       |
| 1   | en_manage_rx_bypass_c rcchk   | R/W | When set to 1, the management port (MII or SPI) with CPU on it ignores any CRC (BRCM tag frame or Ethernet frame). When set to 0 = The management port checks both CRCs (works as the BCM5318/BCM5328).                                                                                                                                                                                                                          | 0       |
|     |                               |     | Mote: In previous BCM5318/BCM5328 designs, the management port needs to calculate CRC for both the Ethernet and BRCM tagged frames. Those two CRC calculations take a lot of CPU power and are not needed. With this option, the CPU does not need to calculate CRC for BRCM frame. If global_1Q_control5_g[2]=1, then the CPU does not need to generate Ethernet CRC either, and the Ethernet CRC is generated by the SPI port. |         |
| 0   | Enable tx port CRC generation | R/W | When en_1QVLAN =0 (default=0)  1 = Txport regenerates CRC even when en_1QVLAN = 0  0 = TXport does not re_generate CRC when en_1QVALN =0                                                                                                                                                                                                                                                                                         | 0       |

**Note:** By setting bits 1:0 to 1, the CPU needs to only generate place holders for the inner and outer CRCs for any management packet.

#### 802.1Q VLAN and Secure MAC Table Access Register

Table 151: 802.1Q VLAN and Secure MAC Table Access Register (Page 34h, Address 8h-9h)

| Bit  | Name                        | R/W       | Description                                                                                                                          | Default |
|------|-----------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | STMACSEC                    | R/W       | 1 = When asserted, Static MAC security table content can be changed or read. See MAC security page (Page 41h) for detail information | 0       |
|      |                             |           | 0 = When asserted, VLAN table content can be changed or read.                                                                        |         |
| 14   | RESV                        | R/W       | Reserved                                                                                                                             | 0       |
| 13   | Enable read/write operation | R/W<br>SC | 1 = When asserted, VLAN or Static Mac security table content can be changed or read.                                                 | 0       |
|      |                             |           | 0 = Disable read/write operation. This is self-clear bit. Internal circuit clears this bit after the command is executed.            |         |
| 12   | Read/Write State (rd_wt_st) | R/W       | 1 = Write State. Write VLAN Static Mac security content to assigned VID (vlan_ad) or address (for Static MAC security).              | 0       |
|      |                             |           | 0 = Read State. Read VLAN or Static Mac security content from assigned VID (vlan_ad) or address (for Static MAC security).           |         |
| 11:0 | VLAN ID                     | R/W       | VID:                                                                                                                                 | FFF     |
|      |                             |           | <b>Note:</b> If STMACSEC is set to 1'b1, the lower 9 bits [8:0] are used to access static MAC security table.                        |         |

## 802.1Q VLAN and Secure MAC Write Register

See "802.1Q VLAN and Secure MAC Table Access, Register" on page 187.

Table 152: 802.1Q VLAN and Secure MAC Write Register (Page 34h, Address 30h-33h)

| Bit   | Name                         | R/W     | Description                                            | Default |
|-------|------------------------------|---------|--------------------------------------------------------|---------|
| When  | STMACSEC (802.1Q VLAN ar     | nd Secu | re MAC Access register, bit 15) is set to a value of 0 |         |
| 31:28 | Reserved                     | RO      | -                                                      | 00      |
| 27    | Valid                        | R/W     | 1 = Valid                                              | 0       |
|       |                              |         | 0 = Invalid                                            |         |
| 26:22 | SPT_ID                       | R/W     | Spanning tree ID number.                               | 00      |
| 21    | SMP port untag enable        | R/W     | 1 = Untag transmit packet via SMP port.                | 0       |
|       |                              |         | 0 = Keep outgoing packet intact.                       |         |
| 20    | Reserved                     | RO      | Write as 0, ignore on read.                            | 0       |
| 19    | MII port untag enable        | R/W     | 1 = Untag transmit packet via MII port.                | 0       |
|       |                              |         | 0 = Keep outgoing packet intact.                       |         |
| 18:11 | Rôrt 7 ~ Port 0 untag enable | e R/W   | 1 = Untag transmit packet via port 7 ~ port 0.         | 00      |
|       |                              |         | 0 = Keep outgoing packet intact.                       |         |
| - An  | \$                           |         |                                                        |         |

Table 152: 802.1Q VLAN and Secure MAC Write Register (Page 34h, Address 30h-33h) (Cont.)

| Bit | Name                       | R/W | Description                                                                            | Default |
|-----|----------------------------|-----|----------------------------------------------------------------------------------------|---------|
| 10  | SMP port VLAN Group        | R/W | 1 = SMP is one of the assigned VID group.                                              | 0       |
|     |                            |     | 0 = SMP is not one of the assigned VID group.                                          |         |
| 9   | EXP port VLAN Group        | R/W | 1 = EXP is one of the assigned VID group.                                              | 0       |
|     |                            |     | 0 = EXP is not one of the assigned VID group.                                          |         |
| 8   | MII port VLAN Group        | R/W | 1 = MII is one of the assigned VID group.                                              | 0       |
|     |                            |     | 0 = MII is not one of the assigned VID group.                                          |         |
| 7:0 | Port 7 ~ Port 0 VLAN Group | R/W | 1 = Port 7 ~ port 0 is one of the assigned VID group.                                  | 00      |
|     |                            |     | $0 = \text{Port } 7 \sim \text{port } 0 \text{ is not one of the assigned VID group.}$ |         |

**Note:** When the MII port is programmed as the management port (IMP), it receives the frame with 1Q Tag information even if the MII is specified as untagged. The management port can strip off the BRCM tag and 1Q tag information at the same time.

| When STMACSEC (802.: | Q VLAN and Secure MAC Access $r\epsilon$ | egister, bit 15) is set to a value of 1 | L |
|----------------------|------------------------------------------|-----------------------------------------|---|
|                      |                                          |                                         |   |

| 31:25 | Reserved | RO  | _                                                                                          |                     | 00        |
|-------|----------|-----|--------------------------------------------------------------------------------------------|---------------------|-----------|
| 24    | Valid    | R/W | 1 = Valid                                                                                  |                     |           |
|       |          |     | 0 = Invalid                                                                                |                     |           |
|       |          |     | <b>Note:</b> The valid bit is only fithe 802.1Q VLAN and Secu 34h, offset 8h). For even ac | re MAC Access regis | ter (Page |
| 23:0  | SA       |     | Source Address:                                                                            |                     |           |
|       |          |     | For even addresses specifie Secure MAC Access register the source address.                 |                     |           |
|       |          |     | For odd addresses 802.1Q register, this is the three high                                  |                     |           |

#### 802.1Q VLAN and Secure MAC Read Register

See "802.1Q VLAN and Secure MAC Table Access Register" on page 187.

Table 153: 802.1Q VLAN and Secure MAC Read Control Register (Page 34h, Address 34h-37h)

| Bit     | Name                  | R/W           | Description                                                                                                    | Default |
|---------|-----------------------|---------------|----------------------------------------------------------------------------------------------------------------|---------|
| When ST | MACSEC (802.1Q VLAN a | ınd Secure M. | AC Access register, bit 15) is set to a value of 0                                                             |         |
| 31:28   | Reserved              | RO            | -                                                                                                              | 00      |
| 27      | Valid                 | RO            | Valid bit.                                                                                                     | 0       |
| 26:22   | SPT_tD                | RO            | Spanning tree ID.                                                                                              | 00      |
| 21:11   | Untagged Port s       | RO            | The content of the VLAN entry of the corresponding assigned VID. Shown the untagged port of the specific VID.  | 000     |
| 10:0    | VLAN Ports            | RO            | The content of the VLAN entry of the corresponding assigned VID. Shown which port belongs to the specific VID. | 000     |

Table 153: 802.1Q VLAN and Secure MAC Read Control Register (Page 34h, Address 34h-37h) (Cont.)

| Bit     | Name               | R/W            | Description                                                                                                                                                                      | Default |
|---------|--------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| When S1 | MACSEC (802.1Q VLA | N and Secure M | AC Access register, bit 15) is set to a value of 1                                                                                                                               |         |
| 31:25   | Reserved           | RO             | -                                                                                                                                                                                | 00      |
| 24      | Valid              | RO             | 1 = Valid                                                                                                                                                                        |         |
|         |                    |                | 0 = Invalid                                                                                                                                                                      |         |
|         |                    |                | <b>Note:</b> The valid bit is only for odd addresses specified in the 802.1Q VLAN and Secure MAC Access register (Page 34h, offset 8h). For even addresses this bit is reserved. |         |
| 23:0    | SA                 |                | Source Address.                                                                                                                                                                  |         |
|         |                    |                | For even addresses specified in the 802 1Q VLAN and Secure MAC Access register, this is the low three bytes of the Source Address,                                               | I       |
|         |                    |                | For odd addresses 802.1Q Vian and Secure MAC Access register, this is the three high bytes of the Source Address.                                                                | i       |

## **802.1Q Default Port Tag Register**

Table 154: Default Port 802,10 Tag Registers

| Addr    | Bits | Description                   |
|---------|------|-------------------------------|
| 10h-11h | 16   | Default port 0's 802.1Q tag   |
| 12h-13h | 16   | Default port 1's 802.1Q tag   |
| 14h-15h | 16   | Default Port 2's 802.1Q tag   |
| 16h-17h | 16   | Default port 3's 802.1Q tag   |
| 18h-19h | 16   | Default port 4's 802.1Q tag   |
| 1Ah-1Bh | 16   | Default port 5's 802.1Q tag   |
| 1Ch-1Dh | 16   | Default port 6's 802.1Q tag   |
| 1Eh-1Fh | 16   | Default port 7's 802.1Q tag   |
| 20h-21h | 16   | Default MII port's 802.1Q tag |
| 22h-23h | 16   | Default SPI port's 802.1Q tag |
|         |      |                               |

Table 155: 802.1Q Default Port N's Tag Register (Page 34h, Address 10h-23h)

| Bit  | Name                 | R/W | Description                                                                                                  | Default                            |
|------|----------------------|-----|--------------------------------------------------------------------------------------------------------------|------------------------------------|
| 15:0 | Default Port O's Tag | R/W | Default 802.1Q tag assigned to port 0.<br>Default PVID should be 1, which is defined in<br>802.1q table 9-2. | {10'b0, chip_id[1:0],<br>4'b1111}  |
| 15:0 | Default Port 1's Tag | R/W | Default 802.1Q tag assigned to port 1.                                                                       | 1{10'b0, chip_id[1:0],<br>4'b0001} |

Table 155: 802.1Q Default Port N's Tag Register (Page 34h, Address 10h-23h) (Cont.)

| Bit  | Name                   | R/W   | Description                              | Default                            |
|------|------------------------|-------|------------------------------------------|------------------------------------|
| 15:0 | Default Port 2's Tag   | R/W   | Default 802.1Q tag assigned to port 2.   | 1{10'b0, chip_id[1:0],<br>4'b0010} |
| 15:0 | Default Port 3's Tag   | R/W   | Default 802.1Q tag assigned to port 3.   | 1{10'b0, chip_id[1:0],<br>4'b0011} |
| 15:0 | Default Port 4's Tag   | R/W   | Default 802.1Q tag assigned to port 4.   | 1{10'b0, chip_id[1:0],<br>4'b0100} |
| 15:0 | Default Port 5's Tag   | R/W   | Default 802.1Q tag assigned to port 5.   | 1{10'b0, chip_id[1:0],<br>4'b0101} |
| 15:0 | Default Port 6's Tag   | R/W   | Default 802.1Q tag assigned to port 6.   | 1{10'b0, chip_id[1:0],<br>4'b0110} |
| 15:0 | Default Port 7's Tag   | R/W   | Default 802.1Q tag assigned to port 7.   | 1{10'b0, chip_id[1:0],<br>4'b0111} |
| 15:0 | Default MII Port's Tag | g R/W | Default 802.1Q tag assigned to MII port. | 1{10'b0, chip_id[1:0],<br>4'b1000} |
| 15:0 | Default SPI Port's Tag | R/W   | Default 802.1Q tag assigned to SPI port. | 1{10'b0, chip_id[1:0],<br>4'b1010} |

## **Priority Remap Register**

Table 156: 802.1Q VLAN Read Control Register (Page 34h, Address 38h-3Bh)

| Bit  | Name       | R/W | Description                                                                                       | Default |
|------|------------|-----|---------------------------------------------------------------------------------------------------|---------|
| 23:0 | re_map_reg | R/W | When 1) control2[7] 1 and 2) control0[0]=1 and 3) control0[2]=1                                   | . 0     |
|      |            |     | The original frames's ori is then remapped to the one in re_map_reg[23:0]. The mapping rules are: |         |
|      |            |     | OLD PRI NEW PRI                                                                                   |         |
|      |            |     | 000 re_map_reg[2:0]                                                                               |         |
|      |            |     | 001re_map_reg[5:3]                                                                                |         |
|      |            |     | 010 re_map_reg[8:6]                                                                               |         |
|      |            |     | 011 re_map_reg[11:9]                                                                              |         |
|      |            |     | 100 re_map_reg[14:12]                                                                             |         |
|      |            |     |                                                                                                   |         |
|      |            |     | 110 re_map_reg[20:18]                                                                             |         |
|      |            |     | <sup>)</sup> 111 re_map_reg[23:21]                                                                |         |
|      |            |     | ** If the incoming frame is a pri_tagged or tagged frame, it is                                   |         |
|      |            |     | re_mapped. If the re_maping feature is enabled, it is the PRI field                               | •       |
|      | _ \        | 1   | ** If the incoming frame is an un_tagged frame, then it is used in                                |         |
|      |            | *   | default_tag as the new PRI.                                                                       |         |

# **Broadcast/Multicast Suppression Registers**

Table 157: Page 35h Broadcast/Multicast Suppression Registers

| Addr    | Bits     | Description                           |
|---------|----------|---------------------------------------|
| 00h     | 8        | Port 0 Suppression Control register   |
| 01h     | 8        | Port 1 Suppression Control register   |
| 02h     | 8        | Port 2 Suppression Control register   |
| 03h     | 8        | Port 3 Suppression Control register   |
| 04h     | 8        | Port 4 Suppression Control register   |
| 05h     | 8        | Port 5 Suppression Control register   |
| 06h     | 8        | Port 6 Suppression control register   |
| 07h     | 8        | Port 7 Suppression Control register   |
| 08h     | 8        | MII Port Suppression Control register |
| 09h-FEh | Reserved | <u> </u>                              |
| FFh     | 8        | Page register                         |

#### **Suppression Control Register**

Table 158: Suppression Control Register (Page 35h, Address 00-08d, 00-08h)

| Bit | Name                   | R/W   | Description                                                                                                                                       | Default |
|-----|------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | mratecnt_drop_frame    | RO/RC | When bcast/mcast/dlf frames were dropped, this/bit is set. It is clear after this address is accessed.                                            | 0       |
| 6   | Enable mcast           | R/W   | Enable multicast packets to be dropped when they are over the selected rate in bit[1:0].  1: Enable  0: Disable                                   | 0       |
| 5   | Enable bcast           | R/W   | Enable broadcast packets to be dropped when they are over the selected rate in bit[1:0].  1: Enable  0: Disable                                   | 0       |
| 4   | Enable DLF             | R/W   | Enable DLF (destination MAC address lookup failure) packets to be dropped when they are over the selected rate in bit[1:0].  1: Enable 0: Disable | 0       |
| 3:2 | mcast_burst_length_sel | R/W   | 00 = burst_length = 2*1024 byte<br>01 = burst_length = 4*1024 byte<br>10 = burst_length = 6*1024 byte<br>11 = burst_length = 8*1024 byte          | 00      |

Table 158: Suppression Control Register (Page 35h, Address 00–08d, 00–08h) (Cont.)

| Bit | Name           | R/W | Description               | Default |
|-----|----------------|-----|---------------------------|---------|
| 1:0 | mcast_rate_sel |     | 00 = 3.3% mcast/bcast/dlf | 00      |
|     |                |     | 01 = 5% mcast/bcast/dlf   |         |
|     |                |     | 10 = 10% mcast/bcast/dlf  |         |
|     |                |     | 11 = 20% mcast/bcast/dlf  |         |

## 802.1x Registers

Table 159: Page 40h 802.1x Registers

| Addr    | Bits     | Description                         |
|---------|----------|-------------------------------------|
| 00h-03h | 32       | EAP Global Configuration register   |
| 04h-0Fh | Reserved |                                     |
| 10h-17h | 64       | EAP Destination IP register 0       |
| 18h-17h | 64       | EAP Destination IP register 1       |
| 20h-27h | 64       | Porto EAP Configuration register    |
| 28h-2Fh | 64       | Port 1 EAP Configuration register   |
| 30h-37h | 64       | Port 2 EAP Configuration register   |
| 38h-3Fh | 64       | Port 3 EAP Configuration register   |
| 40h-47h | 64       | Port 4 EAP Configuration register   |
| 48h-4Fh | 64       | Port 5 EAP Configuration register   |
| 50h-57h | 64       | Port 6 EAP Configuration register   |
| 58h-5Fh | 64       | Port 7 EAP Configuration register   |
| 60h-67h | 64       | Port MII EAP Configuration register |
| 68h-FEh | Reserved |                                     |
| FFh     | 8        | Page register                       |
|         | : 11/1   |                                     |

## **EAP Global Configuration Register**

Table 160: EAR Gobal Configuration Register (Page 40h, Address 00–03d, 00–03h)

| 0              |
|----------------|
| •              |
| ODE is set. 0  |
| s matched with |
| 0              |
| T = 08-06)     |
|                |

Table 160: EAP Global Configuration Register (Page 40h, Address 00–03d, 00–03h) (Cont.)

| Bit | Name            | R/W    | Description                                                                                                                                                                                                                                                                     | Default |
|-----|-----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 20  | EN_MAC_2F       | R/W    | Enable (DA = 01-80-c2-00-00-2F) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 19  | EN_MAC_2E       | R/W    | Enable (DA = 01-80-c2-00-00-2E) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 18  | EN_MAC_2D       | R/W    | Enable (DA = 01-80-c2-00-00-2D) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 17  | EN_MAC_2C       | R/W    | Enable (DA = 01-80-c2-00-00-2C) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 16  | EN_MAC_2B       | R/W    | Enable (DA = 01-80-c2-00-00-2B) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 15  | EN_MAC_2A       | R/W    | Enable (DA = 01-80-c2-00-00-2A) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 14  | EN_MAC_29       | R/W    | Enable (DA = 01-80-c2-00-00-29) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 13  | EN_MAC_28       | R/W    | Enable (DA = 01-80-c2-00-00-28) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 12  | EN_MAC_27       | R/W    | Enable (DA = 01-80-c2-00-00-27) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 11  | EN_MAC_26       | R/W    | Enable (DA = 01-80-c2-00-00-26) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 10  | EN_MAC_25       | R/W    | Enable (DA = 01-80-c2-00-00-25) frame passed when EAP_BLK_MODE is set                                                                                                                                                                                                           | 0       |
| 9   | EN_MAC_24       | R/W    | Enable (DA = 01-80-c2-00-00-24) frame passed when EAP_BLK_MODE set.                                                                                                                                                                                                             | 0       |
| 8   | EN_MAC_23       | R/W    | Enable (DA = 01-80-c2-00-00-23) frame passed when EAP_BLK_WODE is set.                                                                                                                                                                                                          | 0       |
| 7   | EN_MAC_22       | R/W    | Enable (DA = 01-80-c2-00-00-22) frame passed when EAP_&LK MODE is set.                                                                                                                                                                                                          | 0       |
| 6   | EN_MAC_21       | R/W    | Enable (DA = 01-80-c2-00-00-21) frame passed when EAR BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 5   | EN_MAC_20       | R/W    | Enable (DA = 01-80-c2-00-00-20) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 4   | EN_MAC_10       | R/W    | Enable (DA = 01-80-c2-00-00-10) frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                          | 0       |
| 3   | EN_MAC_02_04/0F | R/W    | Enable (DA = 01-80-c2-00-00-02) or (DA = 01-80-c2-00-00-04 ~ 0F) frame passed when EAP BLK MODE is set.                                                                                                                                                                         | 0       |
| 2   | EN_MAC_BPDU     | R/W    | Enable BPDU frame passed when EAP_BLK_MODE is set.                                                                                                                                                                                                                              | 0       |
| 1   | DIS_OLD_MAN03   | R/W    | Disable old management mode for DA = 01-80-c2-00-00-03.                                                                                                                                                                                                                         | 0       |
|     |                 |        | In management mode, the BCM5325/BCM5328 always forwards 01-80-c2-00-00-03 frame to management port. For the BCM5338M, when in management mode and this bit is set, this forwarding path is disabled such that the BCM5338M can qualify EARCH with DA. EtherType, and BacketType |         |
| ~   | TAL FAD DT CUIV | D /\*' | EAPOL with DA, EtherType, and PacketType.                                                                                                                                                                                                                                       | 0       |
| U   | ₹N_EAP_PT_CHK   | R/W    | Enable EAP frame packet type check.                                                                                                                                                                                                                                             | 0       |

#### **EAP Destination IP Register 0**

Table 161: EAP Destination IP Register 0 (Page 40h, Address 16-23d, 10-17h)

| Bit   | Name           | R/W | Description                          | Default |
|-------|----------------|-----|--------------------------------------|---------|
| 63:32 | DIP_SUB_REG_0  | R/W | EAP Destination IP Subnet register 0 | 0       |
| 31:0  | DIP_MASK_REG_0 | R/W | EAP Destination IP Mask register 0   | 0       |

#### **EAP Destination IP Register 1**

Table 162: EAP Destination IP Register 1 (Page 40h, Address 24–31d, 18–1Fh)

| Bit   | Name           | R/W | Description                          | Default |
|-------|----------------|-----|--------------------------------------|---------|
| 63:32 | DIP_SUB_REG_1  | R/W | EAP Destination IP Subnet register 1 | 0       |
| 31:0  | DIP_MASK_REG_1 | R/W | EAP Destination IP Mask register 1   | 0       |

#### **Port EAP Configuration Register**

Table 163: Port EAP Configuration Registers

| Addr    | Bits | Description                         |
|---------|------|-------------------------------------|
| 20h-27h | 64   | Port 0 EAP Configuration register   |
| 28h-2Fh | 64   | Port 1 EAP Configuration register   |
| 30h-37h | 64   | Port 2 EAP Configuration register   |
| 38h-3Fh | 64   | Port 3 EAP Configuration register   |
| 40h-47h | 64   | Port 4 EAP Configuration register   |
| 48h-4Fh | 64   | Port 5 EAP Configuration register   |
| 50h-57h | 64   | Port 6 EAP Configuration register   |
| 58h-5Fh | 64   | Port 7 EAP Configuration register   |
| 60h-67h | 64   | Port MII EAP Configuration register |
|         | (1)  |                                     |

Table 164: Port O EAP Configuration Register (Page 40h, Address 32–103d, 20–67h)

| Bit   | Name          | R/W | Description                                                                            | Default    |
|-------|---------------|-----|----------------------------------------------------------------------------------------|------------|
| 63:51 | RSEV          | R/W | Reserved.                                                                              | 0          |
| 50    | EAP_EN        | R/W | Enable EAP (802.1x) function.                                                          | 0          |
| 49    | EAR BUK_MODE  | R/W | When set, only frames defined in EAP_GCFG[22:1] are received, and other frare dropped. | 0<br>rames |
| 48    | EAP_EN_UNI_DA | R/W | Enable EAP frame with Unicast DA.                                                      | 0          |
| 47:0  | EAP_UNI_DA    | R/W | EAP frame Unicast DA register.                                                         | 0          |

# **MAC Address Security Registers**

Table 165: Page 41h MAC Address Security Registers

| Addr    | Bits     | Description                                |
|---------|----------|--------------------------------------------|
| 00h-01h | 16       | MAC Address Security Control register 0    |
| 02h-03h | 16       | MAC Address Security Control register 1    |
| 04h-05h | 16       | MAC Address Security Control register 2    |
| 06h     | 8        | MAC Address Security Control register 3    |
| 07h-0Fh | Reserved |                                            |
| 10h-11h | 16       | Port 0 Current SA Count for Dynamic mode   |
| 12h-13h | 16       | Port 1 Current SA Count for Dynamic mode   |
| 14h-15h | 16       | Port 2 Current SA Count for Dynamic mode   |
| 16h-17h | 16       | Port 3 Current SA Count for Dynamic mode   |
| 18h-19h | 16       | Port 4 Current SA Count for Dynamic mode   |
| 1Ah-1Bh | 16       | Port 5 Current SA Count for Dynamic mode   |
| 1Ch-1Dh | 16       | Port & Current SA Count for Dynamic mode   |
| 1Eh-1Fh | 16       | Port Current SA Count for Dynamic mode     |
| 20h-21h | 16       | Ron 0 Dynamic Learning Threshold register  |
| 22h-23h | 16       | Port 1 Dynamic Learning Threshold register |
| 24h-25h | 16       | Port 2 Dynamic Learning Threshold register |
| 26h-27h | 16       | Port 3 Dynamic Learning Threshold register |
| 28h-29h | 16       | Port 4 Dynamic Learning Threshold register |
| 2Ah-2Bh | 16       | Port 5 Dynamic Learning Threshold register |
| 2Ch-2Dh | 16       | Port 6 Dynamic Learning Threshold register |
| 2Eh-2Fh | 16       | Port 7 Dynamic Learning Threshold register |
| 30h-FEh | Reserved |                                            |
| FFh     | 8        | Page register                              |



#### **MAC Address Security Control Register 0**

Table 166: MAC Address Security Control Register 0 (Page 41h, Address 00-01d, 00-01h)

| Bit   | Name            | R/W | Description                                                                                                                                                                                                                       | Default |
|-------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | RESV            | R/W | Reserved.                                                                                                                                                                                                                         | 0       |
| 12    | SEC_MAC_1X_PASS | R/W | When SA field of incoming frame violate the MAC Address Control rule, this frame is dropped. However, set this bit to 1'b1 to enable EAP frame always passed.  1 = EAP frame passed                                               | 1       |
|       |                 |     | 0 = EAP frame rejected                                                                                                                                                                                                            |         |
| 11:9  | MAC_SEC_CON_P3  | R/W | Security Control for Port 3.  0xx = No security function  100 = Static mode with accept function  101 = Static mode with reject function  110 = Dynamic mode (only check SA number)  111 = Dynamic mode (check SA matched in ARL) | 0       |
| 8:6   | MAC_SEC_CON_P2  | R/W | Security Control for Port 2.  0xx = No security function  100 = Static mode with accept function  101 = Static mode with reject function  110 = Dynamic mode (only check SA number)  111 = Dynamic mode (check SA matched in ARL) | 0       |
| 5:3   | MAC_SEC_CON_P1  | R/W | Security Control for Port 1.  0xx No security function 100 = Static mode with accept function 101 = Static mode with reject function 110 = Dynamic mode (only check SA number) 111 = Dynamic mode (check SA matched in ARL)       | 0       |
| 2:0   | MAC_SEC_CON_P0  | R/W | Security Control for Port 0.  0xx = No security function  100 = Static mode with accept function  101 = Static mode with reject function  110 = Dynamic mode (only check SA number)                                               | 0       |
|       |                 |     | 111 = Dynamic mode (check SA matched in ARL)                                                                                                                                                                                      |         |



#### **MAC Address Security Control Register 1**

Table 167: MAC Address Security Control Register 1 (Page 41h, Address 02-03d, 02-03h)

| Bit   | Name           | R/W | Description                                            | Default |
|-------|----------------|-----|--------------------------------------------------------|---------|
| 15:12 | RESV           | R/W | Reserved                                               | 0       |
| 11:9  | MAC_SEC_CON_P7 | R/W | Security Control for Port 7.                           | 0       |
|       |                |     | 0xx = No security function                             |         |
|       |                |     | 100 = Static mode with accept function                 |         |
|       |                |     | 101 = Static mode with reject function                 |         |
|       |                |     | 110 = Dynamic mode (only check SA number)              |         |
|       |                |     | 111 = Dynamic mode (check SA matched in ARL            | .)      |
| 8:6   | MAC_SEC_CON_P6 | R/W | Security Control for Port 6.                           | 0       |
|       |                |     | 0xx = No security function                             |         |
|       |                |     | 100 = Static mode with accept function                 |         |
|       |                |     | 101 = Static mode with reject function                 |         |
|       |                |     | 110 = Dynamic mode (only check SA number)              |         |
|       |                |     | 111 = Dynamic mode (check SA matched in ARL            | .)      |
| 5:3   | MAC_SEC_CON_P5 | R/W | Security Control for Port 5.                           | 0       |
|       |                |     | 0xx = No security function                             |         |
|       |                |     | 100 = Static mode with accept function                 |         |
|       |                |     | 101 = Static mode with reject function                 |         |
|       |                |     | 110 = Dynamic mode (only check SA number)              |         |
|       |                |     | 111 = Dynamic mode (check SA matched in ARL            | .)      |
| 2:0   | MAC_SEC_CON_P4 | R/W | Security Control for Port 4.                           | 0       |
|       |                |     | (xx = No security function                             |         |
|       |                | 4   | 100 = Static mode with accept function                 |         |
|       |                |     | 101 = Static mode with reject function                 |         |
|       |                |     | <sup>▶</sup> 110 = Dynamic mode (only check SA number) |         |
|       |                |     | 111 = Dynamic mode (check SA matched in ARL            | .)      |



#### **MAC Address Security Control Register 2**

Table 168: MAC Address Security Control Register 2 (Page 41h, Address 04-05d, 04-05h)

| Bit   | Name          | R/W | Description                                                                                                            | Default |
|-------|---------------|-----|------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | STATIC_MAC_NO | R/W | <b>Static Mode MAC Address Number.</b> Indicates how many static MAC address entries supported in the system per port. | 111     |
|       |               |     | 111 = 16 Static MAC address entries                                                                                    |         |
|       |               |     | 110 = 14 Static MAC address entries                                                                                    |         |
|       |               |     | 101 = 12 Static MAC address entries                                                                                    |         |
|       |               |     | 100 = 10 Static MAC address entries                                                                                    |         |
|       |               |     | 011 = Eight Static MAC address entries                                                                                 |         |
|       |               |     | 010 = Six Static MAC address entries                                                                                   |         |
|       |               |     | 001 = Four Static MAC address entries                                                                                  |         |
|       |               |     | 000 = Two Static MAC address entries                                                                                   |         |
| 12:0  | Reserved      | RO  |                                                                                                                        | FFF     |
| -     |               |     |                                                                                                                        |         |



**Note:** Programming the Static MAC addresses is done via the 802.1Q VLAN and Secure MAC Access register (Page 34h, offset 08h (see Table 151 on page 187) and the Secure MAC Write register (page 34h, offset 30h) (see Table 152 on page 187).

#### **MAC Address Security Control Register 3**

Table 169: MAC Address Security Control Register 3 (Page 41h, Address 06d, 06h)

| Bit  | Name                | R/W    | Description                                                                                                                                                                                | Default |
|------|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:8 | Reserved            | RO     | Write as 0, ignore when read.                                                                                                                                                              | 0       |
| 7:0  | SEC_MAC_BLK_MODE[7: | OL RAW | When SA field of incoming frame violate the MAC Address Control rule, this frame is dropped. However, set this bit to 1'b1 to enable special frame always passed. (One bit for each port.) | 0       |
|      |                     |        | 1 = Special frame passed.                                                                                                                                                                  |         |
|      |                     |        | 0 = Special frame rejected.                                                                                                                                                                |         |

#### **MAC Address Security Control Register 4**

Table 170: MAC Address Security Control Register 4 (Page 41h, Address 08d, 08h)

| Bit  | Name           | R/W | Description                                                                 | Default |
|------|----------------|-----|-----------------------------------------------------------------------------|---------|
| 15:8 | Reserved       | RO  | Write as 0, ignore when read.                                               | 0       |
| 7:0  | DYN_SA_Cnt_Rst | R/W | Port Current SA Count Reset Bit Per Port. Bits $0-7 = 10/100$ BASE-T ports. | 0       |

**BROADCOM**®

#### **Port Current SA Count for Dynamic Mode**

Table 171: Port Current SA Count for Dynamic Mode Registers

| Addr    | Bits | Description                              |
|---------|------|------------------------------------------|
| 10h-11h | 16   | Port 0 current SA count for dynamic mode |
| 12h-13h | 16   | Port 1 current SA count for dynamic mode |
| 14h-15h | 16   | Port 2 current SA count for dynamic mode |
| 16h-17h | 16   | Port 3 current SA count for dynamic mode |
| 18h-19h | 16   | Port 4 current SA count for dynamic mode |
| 1Ah-1Bh | 16   | Port 5 current SA count for dynamic mode |
| 1Ch-1Dh | 16   | Port 6 current SA count for dynamic mode |
| 1Eh-1Fh | 16   | Port 7 current SA count for dynamic mode |

Table 172: Port Current SA Count for Dynamic Mode (Page 41h, Address 16-31d, 10-1Fh)

| Bit   | Name          | R/W | Description                            | Default |
|-------|---------------|-----|----------------------------------------|---------|
| 15:12 | RESV          | RO  | Reserved                               | 0       |
| 11:0  | CUR_SA_CNT_Px | RO  | Port Current SA count for dynamic mode | 0       |

# Port X Dynamic Learning Threshold Register

Table 173: Port Dynami Learning Threshold Register

| Addr    | Bits        | Description                                |
|---------|-------------|--------------------------------------------|
| 20h-21h | 16          | Port 0 Dynamic Learning Threshold register |
| 22h-23h | 16          | Port 1 Dynamic Learning Threshold register |
| 24h-25h | 16          | Port 2 Dynamic Learning Threshold register |
| 26h-27h | 16          | Port 3 Dynamic Learning Threshold register |
| 28h-29h | 16          | Port 4 Dynamic Learning Threshold register |
| 2Ah-2Bh | 16          | Port 5 Dynamic Learning Threshold register |
| 2Ch-2Dh | 16          | Port 6 Dynamic Learning Threshold register |
| 2Eh-2Fh | <u>/</u> 26 | Port 7 Dynamic Learning Threshold register |

**Note:** These registers set the maximum number of Source Addresses that can be in the ARL table for a specific port.



Table 174: Port x Dynamic Learning Threshold Register (Page 41h, Address 32–47d, 20–2Fh)

| Bit   | Name              | R/W | Description                                                                                                                                                                | Default |
|-------|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:12 | RESV              | RO  | Reserved.                                                                                                                                                                  | 0       |
| 11:0  | DYN_MAX_MAC_NO_Px | R/W | Dynamic Mode Maximum MAC Address<br>Number for each port.<br>{DYN_MAX_MAC_NO[11:0]} indicates the<br>maximum number of MAC addresses that can be<br>learned for this port. | FFF     |

# **Ingress/Egress Rate Control Registers**

Table 175: Page 42h Ingress/Egress Rate Control Registers

| Addr    | Bits     | Description                                          |
|---------|----------|------------------------------------------------------|
| 00h-03h | 32       | Common Ingress Rate Control Configuration register   |
| 04h-0Fh | Reserved | ,                                                    |
| 10h-13h | 32       | Port 0 Ingress Rate Control Configuration register   |
| 14h-17h | 32       | Port 1 Ingress Rate Control Configuration register   |
| 18h-1Bh | 32       | Port 2 Ingress Rate Control Configuration register   |
| 1Ch-1Fh | 32       | Port & Ingress Rate Control Configuration register   |
| 20h-23h | 32       | Port 4 Ingress Rate Control Configuration register   |
| 24h-27h | 32       | Rort 5 Ingress Rate Control Configuration register   |
| 28h-2Bh | 32       | Port 6 Ingress Rate Control Configuration register   |
| 2Ch-2Fh | 32       | Port 7 Ingress Rate Control Configuration register   |
| 30h-33h | 32       | Port MII Ingress Rate Control Configuration register |
| 34h-3Fh | Reserved |                                                      |
| 40h-41h | 16       | Port 0 Egress Rate Control Configuration register    |
| 42h-43h | 16       | Port 1 Egress Rate Control Configuration register    |
| 44h-45h | 16       | Port 2 Egress Rate Control Configuration register    |
| 46h-47h | 16       | Port 3 Egress Rate Control Configuration register    |
| 48h-49h | 16       | Port 4 Egress Rate Control Configuration register    |
| 4Ah-4Bh | 16       | Port 5 Egress Rate Control Configuration register    |
| 4Ch-4Dh | 16       | Port 6 Egress Rate Control Configuration register    |
| 4Eh-4Fh | 16       | Port 7 Egress Rate Control Configuration register    |
| 50h-51h | 16       | Port MII Egress Rate Control Configuration register  |
| 52h-EFh | Reserved |                                                      |
| FFh     | 8        | Page register                                        |
|         |          |                                                      |



#### **Common Ingress Rate Control Configuration Register**

Table 176: Common Ingress Rate Control Configuration Register (Page 42h, Address 00–03d, 00–03h)

| Bit   | Name       | R/W | Description                            | Default |
|-------|------------|-----|----------------------------------------|---------|
| 31:17 | RSEV       | RO  | Reserved                               | 0       |
| 16    | XLENEN     | R/W | Extra Length Calculate Enable.         | 0       |
|       |            |     | 1 = IPG+Premble is Calculated          |         |
|       |            |     | 0 = Original mode.                     |         |
| 15    | RATE_TYPE1 | R/W | Rate Type for Bucket 1.                | 0       |
|       |            |     | 0 = Fixed bit rate style               |         |
|       |            |     | 1 = Ratio style                        |         |
| 14    | DROP_EN1   | R/W | Drop Enable for Bucket 1               | 0       |
| 13:8  | PKT_MSK1   | R/W | Packet Mask for Bucket 1.              | 0       |
|       |            |     | Bit 13 = Destination Lookup Rail (DLF) |         |
|       |            |     | Bit 12 = MAC Control Frame (MCF)       |         |
|       |            |     | Bit 11 = Broadcast with T>= 16'h0600   |         |
|       |            |     | Bit 10 = Broadcast with LT < 16'h0600  |         |
|       |            |     | Bit 9 = Other Multicast Frame          |         |
|       |            |     | Bit 8 = Unicast Frame                  |         |
| 7     | RATE_TYPE0 | R/W | Rate Type for Bucket 0.                | 0       |
|       |            |     | 0 = Fixed bit rate style               |         |
|       |            |     | 1 = Ratio style                        |         |
| 6     | DROP_EN0   | R/W | Drop Enable for Bucket 0               | 0       |
| 5:0   | PKT_MSK0   | R/W | Packet Mask for Bucket 0.              | 0       |
|       |            | /   | Bit 8 = Destination Lookup Fail (DLF)  |         |
|       |            | /   | Bit 4 = MAC Control Frame (MCF)        |         |
|       |            |     | Bit 3 = Broadcast with LT >= 16'h0600  |         |
|       |            |     | Bit 2 = Broadcast with LT < 16'h0600   |         |
|       |            |     | Bit 1 = Other Multicast Frame          |         |
|       |            |     | Bit 0 = Unicast Frame                  |         |



#### **Port Ingress Rate Control Configuration Register**

Table 177: Ingress Rate Control Configuration Registers

| Addr    | Bits | Description                                          |  |
|---------|------|------------------------------------------------------|--|
| 10h-13h | 32   | Port 0 Ingress Rate Control Configuration register   |  |
| 14h-17h | 32   | Port 1 Ingress Rate Control Configuration register   |  |
| 18h-1Bh | 32   | Port 2 Ingress Rate Control Configuration register   |  |
| 1Ch-1Fh | 32   | Port 3 Ingress Rate Control Configuration register   |  |
| 20h-23h | 32   | Port 4 Ingress Rate Control Configuration register   |  |
| 24h-27h | 32   | Port 5 Ingress Rate Control Configuration register   |  |
| 28h-2Bh | 32   | Port 6 Ingress Rate Control Configuration register   |  |
| 2Ch-2Fh | 32   | Port 7 Ingress Rate Control Configuration register   |  |
| 30h-33h | 32   | Port MII Ingress Rate Control Configuration register |  |
|         |      | 2/19                                                 |  |

Table 178: Port Ingress Rate Control Configuration Register (Page 42h, Address 16-51d, 10-33h)

| Bit   | Name         | R/W              | Description                 | Default |
|-------|--------------|------------------|-----------------------------|---------|
| 31:23 | RESV         | RO               | Reserved                    | 0       |
| 22    | ING_RC_EN    | R/W              | Ingress rate control enable | 0       |
| 21:19 | BUCKET_SIZE1 | R/W              | Bucket Size for Bucket 1:   | 0       |
|       |              |                  | 000 = 6 KB                  |         |
|       |              |                  | 001n= 10 KB                 |         |
|       |              |                  | 010 ₹18 KB                  |         |
|       |              | /                | 011√= 34 KB                 |         |
|       |              | Z.               | 100 = 66 KB                 |         |
|       |              |                  | > 101 = 126 KB              |         |
|       |              |                  | 110-111 = Reserved          |         |
| 18    | RESV         | RO               | Reserved                    | 0       |
| 17:11 | REF_CNT1 <   | R/W              | Refresh Count for Bucket 1  | 0       |
| 10:8  | BUCKET_SIZE0 | <sup>™</sup> R/W | Bucket Size for Bucket 0:   | 0       |
|       |              |                  | 000 = 6 KB                  |         |
|       |              |                  | 001 = 10 KB                 |         |
|       |              |                  | 010 = 18 KB                 |         |
|       |              |                  | 011 = 34 KB                 |         |
|       |              |                  | 100 = 66 KB                 |         |
|       |              |                  | 101 = 126 KB                |         |
|       |              |                  | 110-111 = Reserved          |         |
| 7     | RESV         | RO               | Reserved                    | 0       |
| 6:0   | REF_CNT0     | R/W              | Refresh Count for Bucket 0  | 0       |



By setting bit rate style in the "Common Ingress Rate Control Configuration Register" on page 201 and the refresh count, the BCM5338M can change the bit rate of each port.

- If the bit rate style is 0, the refresh count is used to define the bit rate directly. The refresh count affects the resolution of bit rate and refreshes the rate of bucket (see Table 179). When the refresh count is between:
  - 1 and 28, the formula Nx8x1024/125 is used to calculate the bit rate.
  - 29 and 127, the formula (N-27)x1024 is used to get the bit rate where N is refresh count.

This table is precise when DROP EN is set to 1 (page 42h; offset 00h; bit 14/6).

Table 179: Port Bit Rate (Bit Rate Style = 0)

| Refresh Count | Formula        | Bit Rate                          | Resolution | Refresh Rate |
|---------------|----------------|-----------------------------------|------------|--------------|
| 1–28          | = Nx8x1024/125 | 64 KB, 128 KB, 192 KB, , 1.792 MB | 64 KB      | 125 μs       |
| 29–127        | = (N-27)x1024  | 2 MB, 3 MB, 4 MB, , 100 MB        | 1,MB       | 8 μs         |

• If the bit rate style is 1, the refresh count is used to define the ratio of the bit rate for different link speed. From Table 180, the ratio of the bit rate is always N/1.25 under any link speed.

This table is precise when DROP\_EN set to 1 (page 42h; offset 00h; bit 14/6).

Table 180: Port Bit Rate (Bit Rate Style = 1)

| Speed  | Refresh Count |                | Bit Rate                                     |         | Refresh Rate |
|--------|---------------|----------------|----------------------------------------------|---------|--------------|
| 10 Mb  | 1–125         | = Nx8x1024/100 | 0.08 MB, 0.16 MB, 0.24 MB, , 10 MB           | 0.08 MB | 100 μs       |
| 100 Mb | 1–125         | = Nx8x1024/10  | 0.8 MB <sub>N</sub> 1.6 MB, 2.4 MB, , 100 MB | 0.8 MB  | 10 μs        |

## Port Egress Rate Control Configuration Register

Table 181: Egress Rate Control Configuration Registers

| Addr    | Bits     | Description                                         |
|---------|----------|-----------------------------------------------------|
| 40h-41h | 16       | Port 0 Egress Rate Control Configuration register   |
| 42h-43h | 16       | Port 1 Egress Rate Control Configuration register   |
| 44h-45h | 160      | Port 2 Egress Rate Control Configuration register   |
| 46h-47h | <u> </u> | Port 3 Egress Rate Control Configuration register   |
| 48h-49h | 16       | Port 4 Egress Rate Control Configuration register   |
| 4Ah-4Bh | _ 16     | Port 5 Egress Rate Control Configuration register   |
| 4Ch-4Dh | 16       | Port 6 Egress Rate Control Configuration register   |
| 4Eh-4Fh | 16       | Port 7 Egress Rate Control Configuration register   |
| 50h-51h | 16       | Port MII Egress Rate Control Configuration register |

Table 182: Port Egress Rate Control Configuration Register (Page 42h, Address 64–81d, 40–51h)

| Bit   | Name        | R/W | Description                | Default |
|-------|-------------|-----|----------------------------|---------|
| 15:12 | RESV        | RO  | Reserved                   | 0       |
| 11    | ENG_RC_EN   | R/W | Egress rate control enable | 0       |
| 10:8  | BUCKET_SIZE | R/W | Bucket size:               | 0       |
|       |             |     | 000 = 6 KB                 |         |
|       |             |     | 001 = 10 KB                |         |
|       |             |     | 010 = 18 KB                |         |
|       |             |     | 011 = 34 KB                |         |
|       |             |     | 100 = 66 KB                |         |
|       |             |     | 101 = 126 KB               |         |
|       |             |     | 110–111 = Reserved         |         |
| 7     | RESV        | RO  | Reserved                   | 0       |
| 6:0   | REF_CNT     | R/W | Refresh count for bucket   | 0       |
| -     |             |     |                            |         |

# **802.1s Multiple Spanning Tree Registers**

Table 183: Page 43h 802.1s Multiple Spanning Tree Registers

| Address | Bits     | Description                                     |
|---------|----------|-------------------------------------------------|
| 00h     | 8        | MST (Multiple Spanning Tress) Control registers |
| 01h-07h | Reserved |                                                 |
| 08h-09h | 16       | Chip 0 Port-Based Aging Control register        |
| 0Ah-0Bh | 16       | Chip 1 Port-Based Aging Control register        |
| 0Ch-0Dh | 16       | Chip 2 Port-Based Aging Control register        |
| 0Eh-0Fh | 16       | Chip 3 Port-Based Aging Control register        |
| 10h-13h | 32       | MST 0 Table register                            |
| 14h-17h | 32       | MST 1 Table register                            |
| 18h-1Bh | 32       | MST 2 Table register                            |
| 1Ch-1Fh | 32       | MST 3 Table register                            |
| 20h-23h | 32       | MST 4 Table register                            |
| 24h-27h | 32       | MST 5 Table register                            |
| 28h-2Bh | 32       | MST 6 Table register                            |
| 2Ch-2Fh | 32       | MST 7 Table register                            |
| 30h-33h | 32       | MST 8 Table register                            |
| 34h-37h | 32       | MST 9 Table register                            |
| 38h-3Bh | 32       | MST 10 Table register                           |
| 3Ch-3Fh | 32       | MST 11 Table register                           |

Table 183: Page 43h 802.1s Multiple Spanning Tree Registers (Cont.)

| Address | Bits     | Description           |
|---------|----------|-----------------------|
| 40h-43h | 32       | MST 12 Table register |
| 44h-47h | 32       | MST 13 Table register |
| 48h-4Bh | 32       | MST 14 Table register |
| 4Ch-4Fh | 32       | MST 15 Table register |
| 50h-53h | 32       | MST 16 Table register |
| 54h-57h | 32       | MST 17 Table register |
| 58h-5Bh | 32       | MST 18 Table register |
| 5Ch-5Fh | 32       | MST 19 Table register |
| 60h-63h | 32       | MST 20 Table register |
| 64h-67h | 32       | MST 21 Table register |
| 68h-6Bh | 32       | MST 22 Table register |
| 6Ch-6Fh | 32       | MST 23 Table register |
| 70h-73h | 32       | MST 24 Table register |
| 74h-77h | 32       | MST 25 Table register |
| 78h-7Bh | 32       | MST 26 Table register |
| 7Ch-7Fh | 32       | MST 27 Table register |
| 80h-83h | 32       | MST 28 Table register |
| 84h-87h | 32       | MST 29 Table register |
| 88h-8Bh | 32       | MST 30 Table register |
| 8Ch-8Fh | 32       | MST 31 Table register |
| 90h-FEh | Reserved |                       |
| FFh     | 8        | Page register         |

# Multiple Spanning Tree Control Register

Table 184: Multiple Spanning Tree Control Register (Page 43h, Address 00d, 00h)

| Bit | Name        | R/W      | Description                                                                                                                                                                                                                                                                                                              | Default |
|-----|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:4 | RSEV        | RO       | Reserved.                                                                                                                                                                                                                                                                                                                | 0       |
| 3   | ARL_FAST_AG | NG_E R/W | This bit is set by the host to initiate the fast-aging cycle. If the ARL entry is valid, the fast-aging cycle clears the AGE bit provided the FAST_AGE_EN bit of the corresponding chip is set. The cycle terminates after the AGE bit of the last valid entry is reset. This bit is self-clear at the end of the cycle. | 0       |
| 2   | En 802_1s   | R/W      | 1 = Support 802.1s (multiple spanning tree); spanning tree status is fetched from MST_table.                                                                                                                                                                                                                             | 0       |
|     |             |          | 0 = Only one spanning tree supported (original mode).                                                                                                                                                                                                                                                                    |         |

**BROADCOM**<sub>®</sub>
July 20, 2010 • 5338M-DS202-R

Table 184: Multiple Spanning Tree Control Register (Page 43h, Address 00d, 00h) (Cont.)

| Bit | Name          | R/W | Description                                                   | Default |
|-----|---------------|-----|---------------------------------------------------------------|---------|
| 1   | AGE_MODE_SPT  | R/W | Aging mode control, per-spanning tree, following MST setting. | 0       |
| 0   | AGE_MODE_PORT | R/W | Aging mode control, per port, following per port setting.     | 0       |

#### **Chip 0 Port-Based Aging Control Register**

Table 185: Chip 0 Port-Based Aging Control Register (Page 43h, Address 08-09d, 08-09h)

| Bit   | Name             | R/W | Description                                                                                                     | Default |
|-------|------------------|-----|-----------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | RSEV             | RO  | Reserved.                                                                                                       | 0       |
| 13    | FAST_AGE_EN      | R/W | Fast aging enable: When set, the fast-aging cycle clears the AGE bit of ARL entries per chip ID                 | 0       |
| 12    | STATIC_AGING_EN  | R/W | Static aging enable: When set, the aging process invalidates all static entries in the ARL table per chip ID 0. | 0       |
| 10    | AGE_EN_CPU       | R/W | Per port aging enable for CPU port.                                                                             | 0       |
| 9     | RSEV             | RO  | Reserved.                                                                                                       | 0       |
| 8     | AGE_EN_MII       | R/W | Per port aging enable for MII port.                                                                             | 0       |
| 7:0   | AGE_EN_PORT[7:0] | R/W | Per port aging enable for PORT[7:0].                                                                            | 00      |

## Chip 1 Port-Based Aging Control Register

Table 186: Chip 1 Port-Based Aging/Control Register (Page 43h, Address 10–11d, 0A–0Bh)

| Bit   | Name             | R/W | Description                                                                                | Default |
|-------|------------------|-----|--------------------------------------------------------------------------------------------|---------|
| 15:14 | RSEV             | RO  | Reserved.                                                                                  | 0       |
| 13    | FAST_AGE_EN      | R/W | Fast aging enable:                                                                         | 0       |
|       |                  |     | When set, the fast-aging cycle clears the AGE bit of ARL entries per chip ID 1.            |         |
| 12    | STATIC_AGING_EN  | R/W | Static aging enable:                                                                       | 0       |
|       |                  |     | When set, the aging process invalidates all static entries in the ARL table per chip ID 1. |         |
| 10    | AGE_EN_CPU       | R/W | Per port aging enable for CPU port.                                                        | 0       |
| 9     | RSEV             | RO  | Reserved.                                                                                  | 0       |
| 8     | AGE EN_MII       | R/W | Per port aging enable for MII port.                                                        | 0       |
| 7:0   | AGE_EN_PORT[7:0] | R/W | Per port aging enable for PORT[7:0].                                                       | 00      |

#### **Chip 2 Port-Based Aging Control Register**

Table 187: Chip 2 Port-Based Aging Control Register (Page 43h, Address 12–13d, OC–0Dh)

| Bit   | Name             | R/W | Description                                                                                                   | Default  |
|-------|------------------|-----|---------------------------------------------------------------------------------------------------------------|----------|
| 15:14 | RSEV             | RO  | Reserved.                                                                                                     | 0        |
| 13    | FAST_AGE_EN      | R/W | Fast aging enable: When set, the fast-aging cycle clears the AGE to face of ARL entries per chip ID 2.        | 0<br>pit |
| 12    | STATIC_AGING_EN  | R/W | Static aging enable: When set, the aging process invalidates all state entries in the ARL table per chip ID 2 | 0<br>tic |
| 10    | AGE_EN_CPU       | R/W | Per port aging enable for CPU port,                                                                           | 0        |
| 9     | RSEV             | RO  | Reserved.                                                                                                     | 0        |
| 8     | AGE_EN_MII       | R/W | Per port aging enable for MK port.                                                                            | 0        |
| 7:0   | AGE_EN_PORT[7:0] | R/W | Per port aging enable for PORT[7:0].                                                                          | 00       |

#### **Chip 3 Port-Based Aging Control Register**

Table 188: Chip 3 Port-Based Aging Control Register (Page 43h, Address 14–15d, 0E–0Fh)

| Bit   | Name             | R/W | Description                                                                                            | Default         |
|-------|------------------|-----|--------------------------------------------------------------------------------------------------------|-----------------|
| 15:14 | RSEV             | RO  | Reserved                                                                                               | 0               |
| 13    | FAST_AGE_EN      | R/W | Fast aging enable: When set, the fast-aging cycle clears the of ARL entries per chip ID 3.             | 0<br>AGE bit    |
| 12    | STATIC_AGING_EN  | R/W | Static aging enable: When set, the aging process invalidates a entries in the ARL table per chip ID 3. | 0<br>all static |
| 10    | AGE_EN_CPU       | R/W | Per port aging enable for CPU port.                                                                    | 0               |
| 9     | RSEV             | RO  | Reserved.                                                                                              | 0               |
| 8     | AGE_EN_MII       | R/W | Per port aging enable for MII port.                                                                    | 0               |
| 7:0   | AGE_EN_PORT[7:0] | R/W | Per port aging enable for PORT[7:0].                                                                   | 00              |

## Mst Table Register

₹able 189: MST Table Register (Page 43h, Address 16–143d, 10–8Fh)

| Bit   | Name       | R/W | Description                | Default |
|-------|------------|-----|----------------------------|---------|
| 31:19 | RSEV       | RO  | Reserved                   | 0       |
| 18    | SPT_AGE_EN | R/W | Spanning tree aging enable | 0       |

Table 189: MST Table Register (Page 43h, Address 16-143d, 10-8Fh) (Cont.)

| Bit             | Name              | R/W     | Description                                        | Default |
|-----------------|-------------------|---------|----------------------------------------------------|---------|
| 17:16           | SPT_STA_PORT_MII  | R/W     | Spanning Tree State for PORT MII.                  | 00      |
|                 |                   |         | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 15:14           | SPT_STA_PORT7     | R/W     | Spanning Tree State for PORT 7.                    | 00      |
|                 |                   |         | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 13:12           | SPT_STA_PORT6     | R       | Spanning Tree State for PORT 6.                    | 00      |
|                 |                   |         | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 11:10           | SPT_STA_PORT5     | R       | Spanning Tree State for PORT 5.                    | 00      |
|                 |                   |         | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 9:8             | SPT_STA_PORT4     | R/W     | Spanning Tree State for PORT 4.                    | 00      |
|                 |                   | .,      | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 =/Unstable state (listing/learning)             |         |
|                 |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 7:6             | SPT_STA_PORT3     | R/W     | Spanning Tree State for PORT 3.                    | 00      |
|                 | 31 1_31/1_1 01(13 | ٥, ١٠,  | 00 = Disable state                                 | 00      |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 |                   | 11/2    | 11 = Normal state (forwarding or no spanning tree) |         |
| 5:4             | SPT_STA_PORT2     | R/W     | Spanning Tree State for PORT 2.                    | 00      |
| J. <del>4</del> | 3F1_3TA_FORT2     | , IN VV | 00 = Disable state                                 | 00      |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
|                 | ^                 |         | 11 = Normal state (forwarding or no spanning tree) |         |
| 3:2             | CDT_CTA\ DODT1    | R/W     |                                                    | 00      |
| 5.2             | SPT_STA_POŘT1     | K/ W    | Spanning Tree State for PORT 1.                    | 00      |
|                 |                   |         | 00 = Disable state                                 |         |
|                 |                   |         | 01 = Standby state (blocking)                      |         |
|                 |                   |         | 10 = Unstable state (listing/learning)             |         |
| -               |                   |         | 11 = Normal state (forwarding or no spanning tree) |         |

BCM5338M Data Sheet SPI Registers

Table 189: MST Table Register (Page 43h, Address 16-143d, 10-8Fh) (Cont.)

| Bit | Name          | R/W  | Description                                        | Default |
|-----|---------------|------|----------------------------------------------------|---------|
| 1:0 | SPT_STA_PORT0 | R/WO | Spanning Tree State for PORT 0.                    | 00      |
|     |               |      | 00 = Disable state                                 |         |
|     |               |      | 01 = Standby state (blocking)                      |         |
|     |               |      | 10 = Unstable state (listing/learning)             |         |
|     |               |      | 11 = Normal state (forwarding or no spanning tree) |         |

# **SPI Registers**

Table 190: SPI Registers (Maps Globally to All Pages

| Addr    | Bits     | Description         |
|---------|----------|---------------------|
| F0h     | 8        | SPI Data I/O 0      |
| F1h     | 8        | SPLData I/O 1       |
| F2h     | 8        | SPI Data I/O 2      |
| F3h     | 8        | SPI Data I/O 3      |
| F4h     | 8        | SPI Data I/O 4      |
| F5h     | 8        | SPI Data I/O 5      |
| F6h     | 8        | SPI Data I/O 6      |
| F7h     | 8        | SPI Data I/O 7      |
| F8h-FDh | Reserved |                     |
| FEh     | 8        | SPI Status register |

## SPI Data I/O n Registers

Table 191: SPI Data I/O n Registers (Maps Globally to All Pages, Addresses 240d-247d, F0h-F7h)

| Bit | Name                   | R/W | Description         | Default |
|-----|------------------------|-----|---------------------|---------|
| 8   | SPI Data I/O (n = 6.7) | R/W | SPI read/write data | _       |

#### **SPI Status Register**

Table 192: SPI Status Register (Maps Globally to All Pages: Address 254d, FEh)

| Bit | Name     | R/W    | Description                                         | Default |
|-----|----------|--------|-----------------------------------------------------|---------|
| 7   | SPIF     | RO     | SPI read/write complete flag                        | _       |
| 6:1 | RESERVED | RO     | Reserved                                            |         |
| 5   | RACK     | RO (SC | SPI read data ready acknowledgement (self-clearing) | _       |
| _   |          |        |                                                     |         |

BCM5338M Data Sheet SPI Registers

Table 192: SPI Status Register (Maps Globally to All Pages: Address 254d, FEh)

| Bit | Name     | R/W | Description                                  | Default |
|-----|----------|-----|----------------------------------------------|---------|
| 4:2 | RESERVED | RO  | Reserved                                     |         |
| 1   | RXRDY    | RO  | SMP Rx ready flag—should check every 8 bytes | _       |
| 0   | TXRDY    | RO  | SMP Tx ready flag—should check every 8 bytes | _       |

#### **Page Register**

Table 193: Page Register (Maps to All Registers, Address FFh)

| Bit | Name     | R/W | Description                                                      | Default |
|-----|----------|-----|------------------------------------------------------------------|---------|
| 7:0 | PAGE_REG | R/W | Binary value determines the value of the accessed register page. | 0       |

9/1/2010 EBX3W

BCM5338M Data Sheet Timing Characteristics

# **Section 5: Timing Characteristics**

# **Reset and Clock Timing**



Figure 34: Reset and Clock Timing

Table 194: Reset and Clock Timing

|           | 7)                                       |           |         |           |
|-----------|------------------------------------------|-----------|---------|-----------|
| Parameter | Description                              | Minimum   | Typical | Maximum   |
| t201      | XTALI/CK25 period                        | 39.998 ns | 40 ns   | 40.002 ns |
| t202      | XTALI/CK25 high time                     | 18 ns     | -       | 22 ns     |
| t203      | XTALI/CK25 low time                      | 18 ns     | -       | 22 ns     |
| t204      | RST low pulse duration                   | 400 ns    | 50 ms   | _         |
| t207      | Configuration valid setup to RST rising  | 100 ns    | -       | _         |
| t208      | Configuration valid hold from RST rising | _         | -       | 0 ns      |



BCM5338M Data Sheet Serial LED Timing

## **Serial LED Timing**



Figure 35: Serial LED Timing

Table 195: Serial LED Timing

| Parameter | Description                   | Minimum | Typical | Maximum |
|-----------|-------------------------------|---------|---------|---------|
| t301      | LED UPDATE CYCLE PERIOD       | -       | √ 42 ms | _       |
| t302      | LEDCLK PERIOD                 | -       | 640 ns  | _       |
| t303      | LEDCLK high pulse width       | 310 ns  | _       | 330 ns  |
| t304      | LEDCLK low pulse width        | 310 ns  | _       | 330 ns  |
| t305      | LEDCLK to LEDDATA output time | 270 ns  | _       | 340 ns  |

BCM5338M Data Sheet MII Input Timings

## **MII Input Timings**



Figure 36: MII Input Timings

Table 196: MII Input Timings

| Parameter | Description Min                                | nimum | Typical | Maximum |
|-----------|------------------------------------------------|-------|---------|---------|
| t401      | RXDV, RXD, RXER, to RXC rising setup time 5 ns | 5 (S) | _       | _       |
| t402      | RXC clock period (10BASE-T mode)               |       | 400 ns  | _       |
|           | RXC clock period (100BASE-T mode)              | ))    | 40 ns   | _       |
| t403      | RXC high/low time (10BASE-T mode) 160          | ns    | _       | 240 ns  |
|           | RXC high/low time (100BASE-T mode) 14 r        | าร    | _       | 26 ns   |
| t404      | RXDV, RXD, RXER, to RXC rising hold time 5 no  | S     | _       | _       |

BCM5338M Data Sheet RvMII Input Timings

# **RvMII Input Timings**



Figure 37: RvMII Input Timings

Table 197: RvMII Input Timings

| Parameter | Description                               | Minimum | Typical | Maximum |
|-----------|-------------------------------------------|---------|---------|---------|
| t401R     | RXDV, RXD, RXER, to RXC rising setup time | 10 ns 🔊 | _       | _       |
| t402R     | RXC clock period (100BASE-T mode only)    | 100     | 40 ns   | _       |
| t403R     | RXC high/low time (100BASE-T mode only)   | 14 ms   | _       | 26 ns   |
| t404R     | RXDV, RXD, RXER, to RXC rising hold time  | 0 ns    | _       | _       |



BCM5338M Data Sheet MII Output Timings

# MII Output Timings



Figure 38: MII Output Timings

Table 198: MII Output Timings

| Parameter | Description                         | Minimum | Typical | Maximum |
|-----------|-------------------------------------|---------|---------|---------|
| t405      | TXC High to TXEN, TXD, TXER Valid   | -       | _       | 22 ns   |
| t406      | TXC High to TXEN, TXD, TXER Invalid | 3 ns    | _       | _       |



BCM5338M Data Sheet RvMII Output Timings

# **RvMII Output Timings**



Figure 39: RvMII Output Timings

Table 199: RvMII Output Timings

| Parameter | Description                         | Minimum | Typical | Maximum |
|-----------|-------------------------------------|---------|---------|---------|
| t405R     | TXC High to TXEN, TXD, TXER valid   | -       | _       | 29 ns   |
| t406R     | TXC High to TXEN, TXD, TXER invalid | 11 ns   | _       | _       |
| t407R     | TXC clock period                    |         | 40 ns   | _       |
| t408R     | TXC high/low time                   | 14 ns   | _       | 26 ns   |



BCM5338M Data Sheet SPI Timings

# **SPI Timings**



Figure 40: SPI Timings, SS Asserted During SCK High



Figure 41: SRI Timings, SS Asserted During SCK Low

Table 200: SPI Timings

| Parameter    | Description            | Minimum | Typical | Maximum |
|--------------|------------------------|---------|---------|---------|
| t601         | SCK clock period       | _       | 500 ns  | _       |
| t602         | SCK high/low time      | 200 ns  | _       | 300 ns  |
| t603a, t603b | MOSL to SCK setup time | 5 ns    | _       | _       |
| t604a, t604b | MOSI to SCK hold time  | 12 ns   | _       | _       |
| t605a, t605b | SCK to MISO valid      | _       | _       | 25 ns   |
| t606a, t606b | SCK to MISO invalid    | 0 ns    | _       | _       |

BCM5338M Data Sheet EEPROM Timing



**Note:** The BCM5338M behaves only as a slave device. The SS is asynchronous. If SS is asserted during SCK high, then the BCM5338M samples data on the rising edge of SCK and references the falling edge to output data. Otherwise, the BCM5338M samples data on the falling edge and outputs data on the rising edge of SCK.

#### **EEPROM Timing**



Figure 42: EEPROM Timing

#### Table 201: EEPROM Timing

| Parameter | Description                  | Minimum | Typical | Maximum |
|-----------|------------------------------|---------|---------|---------|
| t701      | SCK clock frequency          | _       | 100 kHz | _       |
| t702      | SCK high/low time            | _       | 5 us    | _       |
| t703      | SCK low to CS, DI valid      | _       | _       | 500 ns  |
| t704      | SCK low to CS, DI invalid    | 500 ns  | _       | _       |
| t705      | DO to SCK falling setup time | 200 ns  | _       | _       |
| t706      | DO to SCK falling hold time  | 200 ns  | _       | _       |



## **Management Data Interface (Slave Mode)**



Figure 43: Management Data Interface (Slave Mode)

Table 202: Management Data Interface (Slave Mode)

| Parameter | Description                   | Minimum  | Typical | Maximum |
|-----------|-------------------------------|----------|---------|---------|
| t801      | MDC clock period              | <u>-</u> | 80 ns   | _       |
| t802      | MDC high/low time             | 30 ms    | _       | 50 ns   |
| t803      | MDIO to MDC rising setup time | ns       | _       | _       |
| t804      | MDIO to MDC rising hold time  | 5 ns     | _       | _       |
| t805      | MDC rising to MDIO valid      | <b>-</b> | _       | 50 ns   |
| t806      | MDC rising to MDIO invalid    | 10 ns    | _       | _       |



BCM5338M Data Sheet Electrical Characteristics

#### **Section 6: Electrical Characteristics**

**Table 203: Absolute Maximum Ratings** 

| Sym                | Parameter                                             | Minimum   | Maximum     | Units |
|--------------------|-------------------------------------------------------|-----------|-------------|-------|
| $V_{DD}$           | Supply voltage: VDDC, VDDA, VDDPLL                    | GND - 0.3 | 1.98        | V     |
| $\overline{V_{l}}$ | Supply voltage: VDDP, VDDBIAS, VDDXTAL, input voltage | GND - 0.3 | 3.60        | V     |
| I                  | Input current                                         | _         | ±10         | mA    |
| T <sub>STG</sub>   | Storage temperature                                   | -40       | <b>F125</b> | °C    |
| V <sub>ESD</sub>   | Electrostatic discharge                               |           | 1000        | V     |

**Note:** These specifications indicate levels where permanent damage to the device may occur. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods may adversely affect long-term reliability of the device.

Table 204: Recommended Operating Conditions

| Parameter                      | Pins                                                                                                                          | Minimum                                                                                                                                                                              | Maximum                                                                                                                                                                                                                                                                           | Units                                                                                                                                                                                                                                                          |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | VDDC, VDDA, VDDPLL                                                                                                            | 1.71                                                                                                                                                                                 | 1.89                                                                                                                                                                                                                                                                              | V                                                                                                                                                                                                                                                              |
| Supply voltage                 | VDDXTAL                                                                                                                       | 3.135                                                                                                                                                                                | 3.465                                                                                                                                                                                                                                                                             | V                                                                                                                                                                                                                                                              |
|                                | VDDP,VDDBIAS                                                                                                                  | 3.135                                                                                                                                                                                | 3.465                                                                                                                                                                                                                                                                             | V                                                                                                                                                                                                                                                              |
| High-level input voltage       | All Digital Inputs                                                                                                            | 2.0                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                              |
| Lave lavel innet valtage       | All Digital Inputs                                                                                                            | _                                                                                                                                                                                    | 0.8                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                              |
| Low-level input voltage        |                                                                                                                               | -                                                                                                                                                                                    | -                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                |
| Differential input voltage     | RD± {1,5}}                                                                                                                    | 150                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                 | mV                                                                                                                                                                                                                                                             |
| DAC current-setting resistance | RDA                                                                                                                           | 1.30                                                                                                                                                                                 | 1.30                                                                                                                                                                                                                                                                              | kΩ                                                                                                                                                                                                                                                             |
| Ambient operating tempe        | kature                                                                                                                        | 0                                                                                                                                                                                    | 70                                                                                                                                                                                                                                                                                | °C                                                                                                                                                                                                                                                             |
|                                | Supply voltage  High-level input voltage  Low-level input voltage  Differential input voltage  DAC current-setting resistance | Supply voltage  VDDC, VDDA, VDDPLL  VDDP,VDDBIAS  High-level input voltage  All Digital Inputs  All Digital Inputs  Differential input voltage  RD± {1/\$}  DAC current-setting  RDA | Supply voltage  VDDC, VDDA, VDDPLL  1.71  3.135  VDDP, VDDBIAS  3.135  High-level input voltage  All Digital Inputs  -  Low-level input voltage  All Digital Inputs  -  Differential input voltage  RD± {1,5}  DAC current-setting RDAC insurance  RDAC insurance  RDAC insurance | Supply voltage VDDC, VDDA, VDDPLL 1.71 1.89 3.135 3.465 VDDP, VDDBIAS 3.135 3.465 High-level input voltage All Digital Inputs 2.0 - All Digital Inputs - 0.8 Low-level input voltage $RD\pm\{1,5\}$ 150 - DAC current-setting RDAC are sistance RDAC 1.30 1.30 |

**Table 205: Electrical Characteristics** 

| Sym                | Parameter                                   | Pins                                           | Conditions                    | Minimum | Typical | Maximum | Units |
|--------------------|---------------------------------------------|------------------------------------------------|-------------------------------|---------|---------|---------|-------|
| I <sub>DD1.8</sub> | Total supply current                        | VDDC, VDDPLL, VDDA                             | 100BASE-TX                    | -       | -       | 599mA   | mA    |
| I <sub>DD3.3</sub> | Total supply for internal current           | VDDP, VDDBIAS,<br>VDDXTAL                      | 100BASE-TX                    | _       | _       | 401mA   | mA    |
|                    | Total supply for front end current per port | Transformer center taps, termination resistors | 100BASE-TX or 75%<br>10BASE-T | -       | -       | 40      | mA    |

BCM5338M Data Sheet Electrical Characteristics

Table 205: Electrical Characteristics (Cont.)

| Sym             | Parameter                       | Pins                                                                                                                                        | Conditions                         | Minimum   | Typical | Maximum   | Units |
|-----------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------|---------|-----------|-------|
| V <sub>OH</sub> | High-level<br>output voltage    | LEDA, LEDB, LEDC,<br>LEDDATA, LEDCLK,<br>TXC, TXD, TXEN, TXER,<br>RXC, RXD[0], RXDV,<br>COL, MDIO, MDC,<br>ERDYO, MISO, SCK,<br>CS, DI, TDO | I <sub>OH</sub> = -8 mA            | 2.4       | -       | -         | V     |
|                 |                                 | EDO, EVALIDO,<br>ESOFO,<br>TDM_DATA_OUT,<br>TDM_FRM_OUT,<br>QOS_FC_DIS                                                                      | I <sub>OH</sub> = -10 mA           | 2.4       |         | -         | _     |
|                 |                                 | ECLKO                                                                                                                                       | $I_{OH} = -16 \text{ mA}$          | 2.4       |         | -         | _     |
|                 |                                 | TD± {1:8}                                                                                                                                   | driving loaded magnetics module    | -         |         | VDD + 1.5 | V     |
| V <sub>OL</sub> | Low-level<br>output voltage     | LEDA, LEDB, LEDC,<br>LEDDATA, LEDCLK,<br>TXC, TXD, TXEN, TXER,<br>RXC, RXD[0], RXDV,<br>COL, MDIO, MDC,<br>ERDYO, MISO, SCK,<br>CS, DI, TDO | I <sub>OL</sub> =8 mA              |           | -       | 0.4       | V     |
|                 |                                 | EDO, EVALIDO,<br>ESOFO,<br>TDM_DATA_OUT,<br>TDM_FRM_OUT,<br>QOS_FC_DIS                                                                      | I <sub>OL</sub> =10 mA             | -         | -       | 0.4       | -     |
|                 |                                 | ECLKO                                                                                                                                       | J <sub>OL</sub> ≠16 mA             | -         | -       | 0.4       | -     |
|                 |                                 | TD± {1:8}                                                                                                                                   | driving loaded<br>magnetics module | VDD – 1.5 |         |           | V     |
| I <sub>I</sub>  | Input current                   | Digital inputs with                                                                                                                         | V <sub>I</sub> = VDDP              | _         | _       | +100      | μΑ    |
|                 |                                 | pullup resistors                                                                                                                            | $V_I = GND$                        | -         | _       | -200      | μΑ    |
|                 |                                 | Digital inputs with                                                                                                                         | $V_I = VDDP$                       | _         | _       | +200      | μΑ    |
|                 |                                 | pulldown resistors                                                                                                                          | V <sub>I</sub> = GND               | _         | _       | -10       | μΑ    |
|                 |                                 | All other digital inputs                                                                                                                    | $GND \leq V_I \leq VDDP$           | _         | _       | ±100      | μΑ    |
| I <sub>OZ</sub> | High-impedance output current & |                                                                                                                                             | $GND \leq V_O \leq VDDP$           | -         | -       | ±10       | μΑ    |
|                 |                                 | All open-drain outputs                                                                                                                      | V <sub>O</sub> = VDDP              | -         | -       | +10       | μΑ    |
| $V_{BIAS}$      | Bias voltage                    | RDAC                                                                                                                                        | _                                  | 1.18      | _       | 1.30      | ٧     |

BCM5338M Data Sheet Thermal Characteristics

#### **Section 7: Thermal Characteristics**

**Table 206: Thermal Characteristics** 

| Airflow (LFPM)                           | 0     | 100  | 200  | 400  | 600  |
|------------------------------------------|-------|------|------|------|------|
| Theta-JA (°C/W)                          | 17    | 13.6 | 12.7 | 11.5 | 10.7 |
| Theta-JB (°C/W)                          | 7     | _    | -    | _    | -    |
| Theta-JC (°C/W)                          | 4.6   | _    | -    | -    | _    |
| Max Junction Temperature T <sub>IA</sub> | 125°C | _    | _    |      | _    |



BCM5338M Data Sheet **Mechanical Information** 

#### **Section 8: Mechanical Information**



Figure 44: 208-PQFP Package Outline Drawing

BCM5338M Data Sheet Ordering Information

## **Section 9: Ordering Information**

**Table 207: Ordering Information** 

| Part Number   | Package                   | Ambient Temperature |
|---------------|---------------------------|---------------------|
| BCM5338MKQM   | 208-MQFP                  | 0°C to 70°C         |
| BCM5338MKQMG  | 208-MQFP (RoHS-compliant) | 0°C to 70°C         |
| BCMI5338MKQMG | 208-MQFP (RoHS-compliant) | 0°C to 70°C         |
| BCM5338MIQM   | 208-MQFP                  | −40°C to 85°C       |
| BCM5338MIQMG  | 208-MQFP (RoHS-compliant) | -40°C to 85°C       |
| BCMI5338MIQMG | 208-MQFP (RoHS-compliant) | -40% to 85°C        |





Broadcom® Corporation reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom Corporation is believed to be accurate and reliable. However, Broadcom Corporation does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

everything®

#### **BROADCOM CORPORATION**

5300 California Avenue Irvine, CA 92617

2010 by BROADCOM CORPORATION. All rights reserved.

5338M-DS202-R

July 20, 2010

Phone: 949-926-5000 Fax: 949-926-5203

E-mail: info@broadcom.com Web: www.broadcom.com